Techniques for integrated circuit clock management using multiple clock generators
A clock generator system includes a phase locked loop (PLL), a first clock generator, and a second clock generator. The PLL includes a first output configured to provide a first clock signal at a first frequency and a second output configured to provide a second clock signal at the first frequency....
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Kwan, Bill K. C Eaton, Craig Bailey, Daniel W |
description | A clock generator system includes a phase locked loop (PLL), a first clock generator, and a second clock generator. The PLL includes a first output configured to provide a first clock signal at a first frequency and a second output configured to provide a second clock signal at the first frequency. The second clock signal is out-of-phase with the first clock signal. An output of the first clock generator is configured to provide a first generated clock signal whose effective frequency is based on both the first and second clock signals and a first mode signal. An output of the second clock generator is configured to provide a second generated clock signal whose effective frequency is based on both the first and second clock signals and a second mode signal. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08014485</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08014485</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080144853</originalsourceid><addsrcrecordid>eNqNjTEOwjAMRbMwIOAOvgBSEUXqjkDMqDuKghssEqfE9v0JUg_A9Ib_3_9rdx8xvJg-hgJTqUCsGKtXfEKgGowUQirhDdmzj5iRFUyII2RLSnPCJY_I2LxSZetWk0-Cu4UbB9fLeL7tTeY2zCqP9vBDN3SHvh9Oxz8qXzOYOb4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Techniques for integrated circuit clock management using multiple clock generators</title><source>USPTO Issued Patents</source><creator>Kwan, Bill K. C ; Eaton, Craig ; Bailey, Daniel W</creator><creatorcontrib>Kwan, Bill K. C ; Eaton, Craig ; Bailey, Daniel W ; Advanced Micro Devices, Inc</creatorcontrib><description>A clock generator system includes a phase locked loop (PLL), a first clock generator, and a second clock generator. The PLL includes a first output configured to provide a first clock signal at a first frequency and a second output configured to provide a second clock signal at the first frequency. The second clock signal is out-of-phase with the first clock signal. An output of the first clock generator is configured to provide a first generated clock signal whose effective frequency is based on both the first and second clock signals and a first mode signal. An output of the second clock generator is configured to provide a second generated clock signal whose effective frequency is based on both the first and second clock signals and a second mode signal.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8014485$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8014485$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Kwan, Bill K. C</creatorcontrib><creatorcontrib>Eaton, Craig</creatorcontrib><creatorcontrib>Bailey, Daniel W</creatorcontrib><creatorcontrib>Advanced Micro Devices, Inc</creatorcontrib><title>Techniques for integrated circuit clock management using multiple clock generators</title><description>A clock generator system includes a phase locked loop (PLL), a first clock generator, and a second clock generator. The PLL includes a first output configured to provide a first clock signal at a first frequency and a second output configured to provide a second clock signal at the first frequency. The second clock signal is out-of-phase with the first clock signal. An output of the first clock generator is configured to provide a first generated clock signal whose effective frequency is based on both the first and second clock signals and a first mode signal. An output of the second clock generator is configured to provide a second generated clock signal whose effective frequency is based on both the first and second clock signals and a second mode signal.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjTEOwjAMRbMwIOAOvgBSEUXqjkDMqDuKghssEqfE9v0JUg_A9Ib_3_9rdx8xvJg-hgJTqUCsGKtXfEKgGowUQirhDdmzj5iRFUyII2RLSnPCJY_I2LxSZetWk0-Cu4UbB9fLeL7tTeY2zCqP9vBDN3SHvh9Oxz8qXzOYOb4</recordid><startdate>20110906</startdate><enddate>20110906</enddate><creator>Kwan, Bill K. C</creator><creator>Eaton, Craig</creator><creator>Bailey, Daniel W</creator><scope>EFH</scope></search><sort><creationdate>20110906</creationdate><title>Techniques for integrated circuit clock management using multiple clock generators</title><author>Kwan, Bill K. C ; Eaton, Craig ; Bailey, Daniel W</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080144853</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Kwan, Bill K. C</creatorcontrib><creatorcontrib>Eaton, Craig</creatorcontrib><creatorcontrib>Bailey, Daniel W</creatorcontrib><creatorcontrib>Advanced Micro Devices, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kwan, Bill K. C</au><au>Eaton, Craig</au><au>Bailey, Daniel W</au><aucorp>Advanced Micro Devices, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Techniques for integrated circuit clock management using multiple clock generators</title><date>2011-09-06</date><risdate>2011</risdate><abstract>A clock generator system includes a phase locked loop (PLL), a first clock generator, and a second clock generator. The PLL includes a first output configured to provide a first clock signal at a first frequency and a second output configured to provide a second clock signal at the first frequency. The second clock signal is out-of-phase with the first clock signal. An output of the first clock generator is configured to provide a first generated clock signal whose effective frequency is based on both the first and second clock signals and a first mode signal. An output of the second clock generator is configured to provide a second generated clock signal whose effective frequency is based on both the first and second clock signals and a second mode signal.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08014485 |
source | USPTO Issued Patents |
title | Techniques for integrated circuit clock management using multiple clock generators |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T16%3A23%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Kwan,%20Bill%20K.%20C&rft.aucorp=Advanced%20Micro%20Devices,%20Inc&rft.date=2011-09-06&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08014485%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |