Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit

A pattern of voids in an integrated circuit having a first layer, a first layer surface and adjacent lands on the first layer surface, the adjacent lands enclosing spaces and including a second layer of a first isolation material and a third layer of a second isolation material arranged on the secon...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Pamler, Werner, Schwarzl, Siegfried, Gabric, Zvonimir
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Pamler, Werner
Schwarzl, Siegfried
Gabric, Zvonimir
description A pattern of voids in an integrated circuit having a first layer, a first layer surface and adjacent lands on the first layer surface, the adjacent lands enclosing spaces and including a second layer of a first isolation material and a third layer of a second isolation material arranged on the second layer. The pattern of voids has a fourth layer of a third isolation material which closes off at least some of the spaces and cannot be deposited on the first isolation material. The fourth layer is arranged on the third layer and has a second layer surface. Spaces that are not closed off by means of the fourth layer are filled with electrically conductive material. In the method for producing a pattern of voids in an integrated circuit, a second layer of a first isolation material is applied to a first layer surface of a first layer. A third layer of a second isolation material is applied to the second layer, the third layer acquiring a second layer surface which is arranged parallel to the first layer surface. Adjacent lands with spaces are formed from the second layer and the third layer. A third isolation material is selectively applied on the adjacent lands to the third layer, such that a fourth layer is formed between and above the adjacent lands. Parallel to the first layer surface, the fourth layer is partially removed until the second layer surface is uncovered. The fourth layer is completely removed above some spaces, and finally these spaces are filled with electrically conductive material in order to form electrical contacts between the first layer surface and the second layer surface, resulting in a pattern of voids.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07259441</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07259441</sourcerecordid><originalsourceid>FETCH-uspatents_grants_072594413</originalsourceid><addsrcrecordid>eNqNjEsKwjAYhLNxIeod5gKCj4q4FqUHcC8hSZtAmpT_gdc3ggfoZj4Yvpm14b7mXD9gIXWiFJAKbGkpYSQrwcMlcpqktR5TkFg9hkqYqXp1qYxgdREWcenT1qwGmzns_twYPB-ve79XnptXhN9t8MPherrcuu54XqB8AQqZRa4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit</title><source>USPTO Issued Patents</source><creator>Pamler, Werner ; Schwarzl, Siegfried ; Gabric, Zvonimir</creator><creatorcontrib>Pamler, Werner ; Schwarzl, Siegfried ; Gabric, Zvonimir ; Infineon Technologies AG</creatorcontrib><description>A pattern of voids in an integrated circuit having a first layer, a first layer surface and adjacent lands on the first layer surface, the adjacent lands enclosing spaces and including a second layer of a first isolation material and a third layer of a second isolation material arranged on the second layer. The pattern of voids has a fourth layer of a third isolation material which closes off at least some of the spaces and cannot be deposited on the first isolation material. The fourth layer is arranged on the third layer and has a second layer surface. Spaces that are not closed off by means of the fourth layer are filled with electrically conductive material. In the method for producing a pattern of voids in an integrated circuit, a second layer of a first isolation material is applied to a first layer surface of a first layer. A third layer of a second isolation material is applied to the second layer, the third layer acquiring a second layer surface which is arranged parallel to the first layer surface. Adjacent lands with spaces are formed from the second layer and the third layer. A third isolation material is selectively applied on the adjacent lands to the third layer, such that a fourth layer is formed between and above the adjacent lands. Parallel to the first layer surface, the fourth layer is partially removed until the second layer surface is uncovered. The fourth layer is completely removed above some spaces, and finally these spaces are filled with electrically conductive material in order to form electrical contacts between the first layer surface and the second layer surface, resulting in a pattern of voids.</description><language>eng</language><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7259441$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7259441$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Pamler, Werner</creatorcontrib><creatorcontrib>Schwarzl, Siegfried</creatorcontrib><creatorcontrib>Gabric, Zvonimir</creatorcontrib><creatorcontrib>Infineon Technologies AG</creatorcontrib><title>Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit</title><description>A pattern of voids in an integrated circuit having a first layer, a first layer surface and adjacent lands on the first layer surface, the adjacent lands enclosing spaces and including a second layer of a first isolation material and a third layer of a second isolation material arranged on the second layer. The pattern of voids has a fourth layer of a third isolation material which closes off at least some of the spaces and cannot be deposited on the first isolation material. The fourth layer is arranged on the third layer and has a second layer surface. Spaces that are not closed off by means of the fourth layer are filled with electrically conductive material. In the method for producing a pattern of voids in an integrated circuit, a second layer of a first isolation material is applied to a first layer surface of a first layer. A third layer of a second isolation material is applied to the second layer, the third layer acquiring a second layer surface which is arranged parallel to the first layer surface. Adjacent lands with spaces are formed from the second layer and the third layer. A third isolation material is selectively applied on the adjacent lands to the third layer, such that a fourth layer is formed between and above the adjacent lands. Parallel to the first layer surface, the fourth layer is partially removed until the second layer surface is uncovered. The fourth layer is completely removed above some spaces, and finally these spaces are filled with electrically conductive material in order to form electrical contacts between the first layer surface and the second layer surface, resulting in a pattern of voids.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjEsKwjAYhLNxIeod5gKCj4q4FqUHcC8hSZtAmpT_gdc3ggfoZj4Yvpm14b7mXD9gIXWiFJAKbGkpYSQrwcMlcpqktR5TkFg9hkqYqXp1qYxgdREWcenT1qwGmzns_twYPB-ve79XnptXhN9t8MPherrcuu54XqB8AQqZRa4</recordid><startdate>20070821</startdate><enddate>20070821</enddate><creator>Pamler, Werner</creator><creator>Schwarzl, Siegfried</creator><creator>Gabric, Zvonimir</creator><scope>EFH</scope></search><sort><creationdate>20070821</creationdate><title>Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit</title><author>Pamler, Werner ; Schwarzl, Siegfried ; Gabric, Zvonimir</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_072594413</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Pamler, Werner</creatorcontrib><creatorcontrib>Schwarzl, Siegfried</creatorcontrib><creatorcontrib>Gabric, Zvonimir</creatorcontrib><creatorcontrib>Infineon Technologies AG</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Pamler, Werner</au><au>Schwarzl, Siegfried</au><au>Gabric, Zvonimir</au><aucorp>Infineon Technologies AG</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit</title><date>2007-08-21</date><risdate>2007</risdate><abstract>A pattern of voids in an integrated circuit having a first layer, a first layer surface and adjacent lands on the first layer surface, the adjacent lands enclosing spaces and including a second layer of a first isolation material and a third layer of a second isolation material arranged on the second layer. The pattern of voids has a fourth layer of a third isolation material which closes off at least some of the spaces and cannot be deposited on the first isolation material. The fourth layer is arranged on the third layer and has a second layer surface. Spaces that are not closed off by means of the fourth layer are filled with electrically conductive material. In the method for producing a pattern of voids in an integrated circuit, a second layer of a first isolation material is applied to a first layer surface of a first layer. A third layer of a second isolation material is applied to the second layer, the third layer acquiring a second layer surface which is arranged parallel to the first layer surface. Adjacent lands with spaces are formed from the second layer and the third layer. A third isolation material is selectively applied on the adjacent lands to the third layer, such that a fourth layer is formed between and above the adjacent lands. Parallel to the first layer surface, the fourth layer is partially removed until the second layer surface is uncovered. The fourth layer is completely removed above some spaces, and finally these spaces are filled with electrically conductive material in order to form electrical contacts between the first layer surface and the second layer surface, resulting in a pattern of voids.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07259441
source USPTO Issued Patents
title Hollow structure in an integrated circuit and method for producing such a hollow structure in an integrated circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T22%3A42%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Pamler,%20Werner&rft.aucorp=Infineon%20Technologies%20AG&rft.date=2007-08-21&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07259441%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true