SOI single crystalline chip structure with multi-thickness silicon layer

A SOI (silicon on insulator) single crystalline chip structure is provided. The SOI chip structure has a first silicon layer for at least one SOI device to be placed thereon, at least one buried oxide area with a predetermined depth placed at a predetermined position of the first silicon layer in or...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Chien, Ray
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Chien, Ray
description A SOI (silicon on insulator) single crystalline chip structure is provided. The SOI chip structure has a first silicon layer for at least one SOI device to be placed thereon, at least one buried oxide area with a predetermined depth placed at a predetermined position of the first silicon layer in order to enable the first silicon layer to have at least two different silicon layer thicknesses. The buried oxide area is filled with a silicon oxide material serving as an insulating area, and a second silicon layer is located below the first silicon layer and the buried oxide area.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07173309</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07173309</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071733093</originalsourceid><addsrcrecordid>eNqNizEKwkAQAK-xEPUP-4FA5IpgLUqsLLSX5Vhzi-sZdveQ_N4IPsBqpphZhv5yPoFxGYQg6WSOIlxmzzyCudbkVQne7BmeVZwbz5wehczmTTi9CghOpOuwuKMYbX5cBTgervu-qTaiU3G7DYpftN22i7HdxT-SD5lvNbM</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SOI single crystalline chip structure with multi-thickness silicon layer</title><source>USPTO Issued Patents</source><creator>Chien, Ray</creator><creatorcontrib>Chien, Ray ; Via Technologies Inc</creatorcontrib><description>A SOI (silicon on insulator) single crystalline chip structure is provided. The SOI chip structure has a first silicon layer for at least one SOI device to be placed thereon, at least one buried oxide area with a predetermined depth placed at a predetermined position of the first silicon layer in order to enable the first silicon layer to have at least two different silicon layer thicknesses. The buried oxide area is filled with a silicon oxide material serving as an insulating area, and a second silicon layer is located below the first silicon layer and the buried oxide area.</description><language>eng</language><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7173309$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7173309$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chien, Ray</creatorcontrib><creatorcontrib>Via Technologies Inc</creatorcontrib><title>SOI single crystalline chip structure with multi-thickness silicon layer</title><description>A SOI (silicon on insulator) single crystalline chip structure is provided. The SOI chip structure has a first silicon layer for at least one SOI device to be placed thereon, at least one buried oxide area with a predetermined depth placed at a predetermined position of the first silicon layer in order to enable the first silicon layer to have at least two different silicon layer thicknesses. The buried oxide area is filled with a silicon oxide material serving as an insulating area, and a second silicon layer is located below the first silicon layer and the buried oxide area.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNizEKwkAQAK-xEPUP-4FA5IpgLUqsLLSX5Vhzi-sZdveQ_N4IPsBqpphZhv5yPoFxGYQg6WSOIlxmzzyCudbkVQne7BmeVZwbz5wehczmTTi9CghOpOuwuKMYbX5cBTgervu-qTaiU3G7DYpftN22i7HdxT-SD5lvNbM</recordid><startdate>20070206</startdate><enddate>20070206</enddate><creator>Chien, Ray</creator><scope>EFH</scope></search><sort><creationdate>20070206</creationdate><title>SOI single crystalline chip structure with multi-thickness silicon layer</title><author>Chien, Ray</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071733093</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Chien, Ray</creatorcontrib><creatorcontrib>Via Technologies Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chien, Ray</au><aucorp>Via Technologies Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SOI single crystalline chip structure with multi-thickness silicon layer</title><date>2007-02-06</date><risdate>2007</risdate><abstract>A SOI (silicon on insulator) single crystalline chip structure is provided. The SOI chip structure has a first silicon layer for at least one SOI device to be placed thereon, at least one buried oxide area with a predetermined depth placed at a predetermined position of the first silicon layer in order to enable the first silicon layer to have at least two different silicon layer thicknesses. The buried oxide area is filled with a silicon oxide material serving as an insulating area, and a second silicon layer is located below the first silicon layer and the buried oxide area.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07173309
source USPTO Issued Patents
title SOI single crystalline chip structure with multi-thickness silicon layer
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T10%3A48%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chien,%20Ray&rft.aucorp=Via%20Technologies%20Inc&rft.date=2007-02-06&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07173309%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true