Clock frequency detect with programmable jitter tolerance

An apparatus and method is disclosed for programmable determination of frequency, phase, and jitter relationship of a first clock and a second clock in an electronic system. In a first, initialization, mode, a first register and a second register are initialized with a first bit pattern and a second...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Geer, Charles Porter, Shearer, Robert Allen
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Geer, Charles Porter
Shearer, Robert Allen
description An apparatus and method is disclosed for programmable determination of frequency, phase, and jitter relationship of a first clock and a second clock in an electronic system. In a first, initialization, mode, a first register and a second register are initialized with a first bit pattern and a second bit pattern, respectively. In a second, normal, mode, the first clock is coupled to the first register and the second clock is coupled to the second register. A compare unit observes the bit patterns of the first and second registers and reports when one or more predetermined relationships between the first clock and the second clock occur.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07129757</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07129757</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071297573</originalsourceid><addsrcrecordid>eNrjZLB0zslPzlZIK0otLE3NS65USEktSU0uUSjPLMlQKCjKTy9KzM1NTMpJVcjKLClJLVIoyc9JLUrMS07lYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfFAzSDKwNzQyNLc1NyYCCUAP_wwFQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Clock frequency detect with programmable jitter tolerance</title><source>USPTO Issued Patents</source><creator>Geer, Charles Porter ; Shearer, Robert Allen</creator><creatorcontrib>Geer, Charles Porter ; Shearer, Robert Allen ; International Business Machines Corporation</creatorcontrib><description>An apparatus and method is disclosed for programmable determination of frequency, phase, and jitter relationship of a first clock and a second clock in an electronic system. In a first, initialization, mode, a first register and a second register are initialized with a first bit pattern and a second bit pattern, respectively. In a second, normal, mode, the first clock is coupled to the first register and the second clock is coupled to the second register. A compare unit observes the bit patterns of the first and second registers and reports when one or more predetermined relationships between the first clock and the second clock occur.</description><language>eng</language><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7129757$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7129757$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Geer, Charles Porter</creatorcontrib><creatorcontrib>Shearer, Robert Allen</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Clock frequency detect with programmable jitter tolerance</title><description>An apparatus and method is disclosed for programmable determination of frequency, phase, and jitter relationship of a first clock and a second clock in an electronic system. In a first, initialization, mode, a first register and a second register are initialized with a first bit pattern and a second bit pattern, respectively. In a second, normal, mode, the first clock is coupled to the first register and the second clock is coupled to the second register. A compare unit observes the bit patterns of the first and second registers and reports when one or more predetermined relationships between the first clock and the second clock occur.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZLB0zslPzlZIK0otLE3NS65USEktSU0uUSjPLMlQKCjKTy9KzM1NTMpJVcjKLClJLVIoyc9JLUrMS07lYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfFAzSDKwNzQyNLc1NyYCCUAP_wwFQ</recordid><startdate>20061031</startdate><enddate>20061031</enddate><creator>Geer, Charles Porter</creator><creator>Shearer, Robert Allen</creator><scope>EFH</scope></search><sort><creationdate>20061031</creationdate><title>Clock frequency detect with programmable jitter tolerance</title><author>Geer, Charles Porter ; Shearer, Robert Allen</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071297573</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Geer, Charles Porter</creatorcontrib><creatorcontrib>Shearer, Robert Allen</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Geer, Charles Porter</au><au>Shearer, Robert Allen</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Clock frequency detect with programmable jitter tolerance</title><date>2006-10-31</date><risdate>2006</risdate><abstract>An apparatus and method is disclosed for programmable determination of frequency, phase, and jitter relationship of a first clock and a second clock in an electronic system. In a first, initialization, mode, a first register and a second register are initialized with a first bit pattern and a second bit pattern, respectively. In a second, normal, mode, the first clock is coupled to the first register and the second clock is coupled to the second register. A compare unit observes the bit patterns of the first and second registers and reports when one or more predetermined relationships between the first clock and the second clock occur.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07129757
source USPTO Issued Patents
title Clock frequency detect with programmable jitter tolerance
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T19%3A39%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Geer,%20Charles%20Porter&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2006-10-31&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07129757%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true