Non-volatile high-performance memory device and relative manufacturing process

This application is based upon and claims priority from prior Italian Patent Application No. MI99A002651, filed Dec. 20, 1999, the entire disclosure of which is herein incorporated by reference in its entirety. A non-volatile memory device including a plurality of memory cells, each memory cell form...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Patelmo, Matteo, Pio, Federico
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Patelmo, Matteo
Pio, Federico
description This application is based upon and claims priority from prior Italian Patent Application No. MI99A002651, filed Dec. 20, 1999, the entire disclosure of which is herein incorporated by reference in its entirety. A non-volatile memory device including a plurality of memory cells, each memory cell formed as MOS transistor with a source region, a drain region and a gate having sides formed therewith; and one or more dielectric spacers disposed on the sides of the gate. At least one memory cell is defined in an ON state and at least one memory cell is defined in an OFF state. The memory cells in the ON state comprise drain regions and source regions of the lightly diffused drain (LDD) type, characterized in that the at least one drain region and the at least one source region of the memory cells in the OFF state are formed by one or more high dopant regions. The memory cells in the OFF state consists of layers of silicide on top of one or more active regions defined as the source region, the drain region, and the gate.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06677206</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06677206</sourcerecordid><originalsourceid>FETCH-uspatents_grants_066772063</originalsourceid><addsrcrecordid>eNqNiksKwjAUALNxIeod3gUCRSE9gFhcdeVeHulLGsiPlw94e1vwAK6GYeYo5jlF2ZPH6jzB6uwqM7FJHDBqgkAh8QcW6m4zjAsw7W_fEsZmUNfGLlrInDSVchYHg77Q5ceTgOnxuj9lKxkrxVrelnHHoNQ4Xgd1-2P5AiLjOCk</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Non-volatile high-performance memory device and relative manufacturing process</title><source>USPTO Issued Patents</source><creator>Patelmo, Matteo ; Pio, Federico</creator><creatorcontrib>Patelmo, Matteo ; Pio, Federico ; STMicroelectronics S.r.l</creatorcontrib><description>This application is based upon and claims priority from prior Italian Patent Application No. MI99A002651, filed Dec. 20, 1999, the entire disclosure of which is herein incorporated by reference in its entirety. A non-volatile memory device including a plurality of memory cells, each memory cell formed as MOS transistor with a source region, a drain region and a gate having sides formed therewith; and one or more dielectric spacers disposed on the sides of the gate. At least one memory cell is defined in an ON state and at least one memory cell is defined in an OFF state. The memory cells in the ON state comprise drain regions and source regions of the lightly diffused drain (LDD) type, characterized in that the at least one drain region and the at least one source region of the memory cells in the OFF state are formed by one or more high dopant regions. The memory cells in the OFF state consists of layers of silicide on top of one or more active regions defined as the source region, the drain region, and the gate.</description><language>eng</language><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6677206$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6677206$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Patelmo, Matteo</creatorcontrib><creatorcontrib>Pio, Federico</creatorcontrib><creatorcontrib>STMicroelectronics S.r.l</creatorcontrib><title>Non-volatile high-performance memory device and relative manufacturing process</title><description>This application is based upon and claims priority from prior Italian Patent Application No. MI99A002651, filed Dec. 20, 1999, the entire disclosure of which is herein incorporated by reference in its entirety. A non-volatile memory device including a plurality of memory cells, each memory cell formed as MOS transistor with a source region, a drain region and a gate having sides formed therewith; and one or more dielectric spacers disposed on the sides of the gate. At least one memory cell is defined in an ON state and at least one memory cell is defined in an OFF state. The memory cells in the ON state comprise drain regions and source regions of the lightly diffused drain (LDD) type, characterized in that the at least one drain region and the at least one source region of the memory cells in the OFF state are formed by one or more high dopant regions. The memory cells in the OFF state consists of layers of silicide on top of one or more active regions defined as the source region, the drain region, and the gate.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNiksKwjAUALNxIeod3gUCRSE9gFhcdeVeHulLGsiPlw94e1vwAK6GYeYo5jlF2ZPH6jzB6uwqM7FJHDBqgkAh8QcW6m4zjAsw7W_fEsZmUNfGLlrInDSVchYHg77Q5ceTgOnxuj9lKxkrxVrelnHHoNQ4Xgd1-2P5AiLjOCk</recordid><startdate>20040113</startdate><enddate>20040113</enddate><creator>Patelmo, Matteo</creator><creator>Pio, Federico</creator><scope>EFH</scope></search><sort><creationdate>20040113</creationdate><title>Non-volatile high-performance memory device and relative manufacturing process</title><author>Patelmo, Matteo ; Pio, Federico</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_066772063</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Patelmo, Matteo</creatorcontrib><creatorcontrib>Pio, Federico</creatorcontrib><creatorcontrib>STMicroelectronics S.r.l</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Patelmo, Matteo</au><au>Pio, Federico</au><aucorp>STMicroelectronics S.r.l</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Non-volatile high-performance memory device and relative manufacturing process</title><date>2004-01-13</date><risdate>2004</risdate><abstract>This application is based upon and claims priority from prior Italian Patent Application No. MI99A002651, filed Dec. 20, 1999, the entire disclosure of which is herein incorporated by reference in its entirety. A non-volatile memory device including a plurality of memory cells, each memory cell formed as MOS transistor with a source region, a drain region and a gate having sides formed therewith; and one or more dielectric spacers disposed on the sides of the gate. At least one memory cell is defined in an ON state and at least one memory cell is defined in an OFF state. The memory cells in the ON state comprise drain regions and source regions of the lightly diffused drain (LDD) type, characterized in that the at least one drain region and the at least one source region of the memory cells in the OFF state are formed by one or more high dopant regions. The memory cells in the OFF state consists of layers of silicide on top of one or more active regions defined as the source region, the drain region, and the gate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06677206
source USPTO Issued Patents
title Non-volatile high-performance memory device and relative manufacturing process
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-11T02%3A33%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Patelmo,%20Matteo&rft.aucorp=STMicroelectronics%20S.r.l&rft.date=2004-01-13&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06677206%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true