Method for automating validation of integrated circuit test logic

The presented invention relates generally to the use of test logic hardware to prove out integrated circuit design and, more particularly, to a method for automatic validation of integrated circuit test logic. A methodology for automatic validation of integrated circuit (IC) test hardware that is pe...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Das, Subrangshu Kumar
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Das, Subrangshu Kumar
description The presented invention relates generally to the use of test logic hardware to prove out integrated circuit design and, more particularly, to a method for automatic validation of integrated circuit test logic. A methodology for automatic validation of integrated circuit (IC) test hardware that is performed during extraction of the test hardware. Signal connectivity between output test ports of one or more test control blocks and serially-connected scan latches of the test hardware is automatically validated, as is inter-connectivity between the serially-connected scan latches. Every instance to which a test signal and a test data signal at an output test port (both test signal and test data ports) of a test control block fans out to is traversed until a scan latch is reached in order to provide electrical and functional verification of the test hardware.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06553524</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06553524</sourcerecordid><originalsourceid>FETCH-uspatents_grants_065535243</originalsourceid><addsrcrecordid>eNrjZHD0TS3JyE9RSMsvUkgsLcnPTSzJzEtXKEvMyUwBMvPzFPLTFDLzSlLTixJLUlMUkjOLkkszSxRKUotLFHLy0zOTeRhY0xJzilN5oTQ3g4Kba4izh25pcQFQS15JcTxQL4gyMDM1NTY1MjEmQgkA8D0y2w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method for automating validation of integrated circuit test logic</title><source>USPTO Issued Patents</source><creator>Das, Subrangshu Kumar</creator><creatorcontrib>Das, Subrangshu Kumar ; Hewlett Packard Development Company, L.P</creatorcontrib><description>The presented invention relates generally to the use of test logic hardware to prove out integrated circuit design and, more particularly, to a method for automatic validation of integrated circuit test logic. A methodology for automatic validation of integrated circuit (IC) test hardware that is performed during extraction of the test hardware. Signal connectivity between output test ports of one or more test control blocks and serially-connected scan latches of the test hardware is automatically validated, as is inter-connectivity between the serially-connected scan latches. Every instance to which a test signal and a test data signal at an output test port (both test signal and test data ports) of a test control block fans out to is traversed until a scan latch is reached in order to provide electrical and functional verification of the test hardware.</description><language>eng</language><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6553524$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,777,799,882,64018</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6553524$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Das, Subrangshu Kumar</creatorcontrib><creatorcontrib>Hewlett Packard Development Company, L.P</creatorcontrib><title>Method for automating validation of integrated circuit test logic</title><description>The presented invention relates generally to the use of test logic hardware to prove out integrated circuit design and, more particularly, to a method for automatic validation of integrated circuit test logic. A methodology for automatic validation of integrated circuit (IC) test hardware that is performed during extraction of the test hardware. Signal connectivity between output test ports of one or more test control blocks and serially-connected scan latches of the test hardware is automatically validated, as is inter-connectivity between the serially-connected scan latches. Every instance to which a test signal and a test data signal at an output test port (both test signal and test data ports) of a test control block fans out to is traversed until a scan latch is reached in order to provide electrical and functional verification of the test hardware.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZHD0TS3JyE9RSMsvUkgsLcnPTSzJzEtXKEvMyUwBMvPzFPLTFDLzSlLTixJLUlMUkjOLkkszSxRKUotLFHLy0zOTeRhY0xJzilN5oTQ3g4Kba4izh25pcQFQS15JcTxQL4gyMDM1NTY1MjEmQgkA8D0y2w</recordid><startdate>20030422</startdate><enddate>20030422</enddate><creator>Das, Subrangshu Kumar</creator><scope>EFH</scope></search><sort><creationdate>20030422</creationdate><title>Method for automating validation of integrated circuit test logic</title><author>Das, Subrangshu Kumar</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_065535243</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Das, Subrangshu Kumar</creatorcontrib><creatorcontrib>Hewlett Packard Development Company, L.P</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Das, Subrangshu Kumar</au><aucorp>Hewlett Packard Development Company, L.P</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method for automating validation of integrated circuit test logic</title><date>2003-04-22</date><risdate>2003</risdate><abstract>The presented invention relates generally to the use of test logic hardware to prove out integrated circuit design and, more particularly, to a method for automatic validation of integrated circuit test logic. A methodology for automatic validation of integrated circuit (IC) test hardware that is performed during extraction of the test hardware. Signal connectivity between output test ports of one or more test control blocks and serially-connected scan latches of the test hardware is automatically validated, as is inter-connectivity between the serially-connected scan latches. Every instance to which a test signal and a test data signal at an output test port (both test signal and test data ports) of a test control block fans out to is traversed until a scan latch is reached in order to provide electrical and functional verification of the test hardware.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06553524
source USPTO Issued Patents
title Method for automating validation of integrated circuit test logic
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T20%3A07%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Das,%20Subrangshu%20Kumar&rft.aucorp=Hewlett%20Packard%20Development%20Company,%20L.P&rft.date=2003-04-22&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06553524%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true