Electrostatic discharge protection circuit
This application claims the priority benefit of Taiwan application serial no. 89104921, filed Mar. 17, 2000. An electrostatic discharge (ESD) protection circuit. A first NMOS transistor has a drain terminal connected to an I/O pad and a gate terminal connected to a voltage source. A second NMOS tran...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Chen, Shiao-Shien Tang, Tien-Hao Huang, Yu-Shyang |
description | This application claims the priority benefit of Taiwan application serial no. 89104921, filed Mar. 17, 2000.
An electrostatic discharge (ESD) protection circuit. A first NMOS transistor has a drain terminal connected to an I/O pad and a gate terminal connected to a voltage source. A second NMOS transistor has a drain terminal connected to a source terminal of the first NMOS transistor and a source and a gate terminal connected to a ground voltage. A third NMOS transistor has a source terminal connected to the I/O pad, a drain terminal connected to the voltage source and a gate and a substrate terminal connected to the ground voltage. A first PMOS transistor has a drain terminal connected to the ground voltage and a substrate terminal of the second NMOS transistor, a source and a substrate terminal connected to the I/O pad and a gate terminal connected to the voltage source. And, a second PMOS transistor has a source and a gate terminal connected to the voltage source, a drain terminal connected to the I/O pad and a substrate terminal connected to a drain terminal of the third NMOS transistor. Under ESD stress conditions, the cascode parasitic BJT can be turned on in advance by triggering a substrate, so that the ESD protection ability can be thus improved. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06351364</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06351364</sourcerecordid><originalsourceid>FETCH-uspatents_grants_063513643</originalsourceid><addsrcrecordid>eNrjZNByzUlNLinKLy5JLMlMVkjJLE7OSCxKT1UoKMovAcpk5ucpJGcWJZdmlvAwsKYl5hSn8kJpbgYFN9cQZw_d0uKCxJLUvJLi-PSiRBBlYGZsamhsZmJMhBIAUQIqkQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Electrostatic discharge protection circuit</title><source>USPTO Issued Patents</source><creator>Chen, Shiao-Shien ; Tang, Tien-Hao ; Huang, Yu-Shyang</creator><creatorcontrib>Chen, Shiao-Shien ; Tang, Tien-Hao ; Huang, Yu-Shyang ; United Microelectronics Corp</creatorcontrib><description>This application claims the priority benefit of Taiwan application serial no. 89104921, filed Mar. 17, 2000.
An electrostatic discharge (ESD) protection circuit. A first NMOS transistor has a drain terminal connected to an I/O pad and a gate terminal connected to a voltage source. A second NMOS transistor has a drain terminal connected to a source terminal of the first NMOS transistor and a source and a gate terminal connected to a ground voltage. A third NMOS transistor has a source terminal connected to the I/O pad, a drain terminal connected to the voltage source and a gate and a substrate terminal connected to the ground voltage. A first PMOS transistor has a drain terminal connected to the ground voltage and a substrate terminal of the second NMOS transistor, a source and a substrate terminal connected to the I/O pad and a gate terminal connected to the voltage source. And, a second PMOS transistor has a source and a gate terminal connected to the voltage source, a drain terminal connected to the I/O pad and a substrate terminal connected to a drain terminal of the third NMOS transistor. Under ESD stress conditions, the cascode parasitic BJT can be turned on in advance by triggering a substrate, so that the ESD protection ability can be thus improved.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6351364$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6351364$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chen, Shiao-Shien</creatorcontrib><creatorcontrib>Tang, Tien-Hao</creatorcontrib><creatorcontrib>Huang, Yu-Shyang</creatorcontrib><creatorcontrib>United Microelectronics Corp</creatorcontrib><title>Electrostatic discharge protection circuit</title><description>This application claims the priority benefit of Taiwan application serial no. 89104921, filed Mar. 17, 2000.
An electrostatic discharge (ESD) protection circuit. A first NMOS transistor has a drain terminal connected to an I/O pad and a gate terminal connected to a voltage source. A second NMOS transistor has a drain terminal connected to a source terminal of the first NMOS transistor and a source and a gate terminal connected to a ground voltage. A third NMOS transistor has a source terminal connected to the I/O pad, a drain terminal connected to the voltage source and a gate and a substrate terminal connected to the ground voltage. A first PMOS transistor has a drain terminal connected to the ground voltage and a substrate terminal of the second NMOS transistor, a source and a substrate terminal connected to the I/O pad and a gate terminal connected to the voltage source. And, a second PMOS transistor has a source and a gate terminal connected to the voltage source, a drain terminal connected to the I/O pad and a substrate terminal connected to a drain terminal of the third NMOS transistor. Under ESD stress conditions, the cascode parasitic BJT can be turned on in advance by triggering a substrate, so that the ESD protection ability can be thus improved.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZNByzUlNLinKLy5JLMlMVkjJLE7OSCxKT1UoKMovAcpk5ucpJGcWJZdmlvAwsKYl5hSn8kJpbgYFN9cQZw_d0uKCxJLUvJLi-PSiRBBlYGZsamhsZmJMhBIAUQIqkQ</recordid><startdate>20020226</startdate><enddate>20020226</enddate><creator>Chen, Shiao-Shien</creator><creator>Tang, Tien-Hao</creator><creator>Huang, Yu-Shyang</creator><scope>EFH</scope></search><sort><creationdate>20020226</creationdate><title>Electrostatic discharge protection circuit</title><author>Chen, Shiao-Shien ; Tang, Tien-Hao ; Huang, Yu-Shyang</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_063513643</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Chen, Shiao-Shien</creatorcontrib><creatorcontrib>Tang, Tien-Hao</creatorcontrib><creatorcontrib>Huang, Yu-Shyang</creatorcontrib><creatorcontrib>United Microelectronics Corp</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chen, Shiao-Shien</au><au>Tang, Tien-Hao</au><au>Huang, Yu-Shyang</au><aucorp>United Microelectronics Corp</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Electrostatic discharge protection circuit</title><date>2002-02-26</date><risdate>2002</risdate><abstract>This application claims the priority benefit of Taiwan application serial no. 89104921, filed Mar. 17, 2000.
An electrostatic discharge (ESD) protection circuit. A first NMOS transistor has a drain terminal connected to an I/O pad and a gate terminal connected to a voltage source. A second NMOS transistor has a drain terminal connected to a source terminal of the first NMOS transistor and a source and a gate terminal connected to a ground voltage. A third NMOS transistor has a source terminal connected to the I/O pad, a drain terminal connected to the voltage source and a gate and a substrate terminal connected to the ground voltage. A first PMOS transistor has a drain terminal connected to the ground voltage and a substrate terminal of the second NMOS transistor, a source and a substrate terminal connected to the I/O pad and a gate terminal connected to the voltage source. And, a second PMOS transistor has a source and a gate terminal connected to the voltage source, a drain terminal connected to the I/O pad and a substrate terminal connected to a drain terminal of the third NMOS transistor. Under ESD stress conditions, the cascode parasitic BJT can be turned on in advance by triggering a substrate, so that the ESD protection ability can be thus improved.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06351364 |
source | USPTO Issued Patents |
title | Electrostatic discharge protection circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T06%3A09%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chen,%20Shiao-Shien&rft.aucorp=United%20Microelectronics%20Corp&rft.date=2002-02-26&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06351364%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |