Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance

In a semiconductor integrated circuit device which comprises a first interconnect channel including a plurality of second-layer metal interconnect layers extended in a first direction over a semiconductor chip, a second interconnect channel including a plurality of third-layer metal interconnect lay...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Nakai, Kiyoshi, Riho, Yoshiro, Egawa, Hidekazu, Suzuki, Yukihide, Fujii, Isamu
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Nakai, Kiyoshi
Riho, Yoshiro
Egawa, Hidekazu
Suzuki, Yukihide
Fujii, Isamu
description In a semiconductor integrated circuit device which comprises a first interconnect channel including a plurality of second-layer metal interconnect layers extended in a first direction over a semiconductor chip, a second interconnect channel including a plurality of third-layer metal interconnect layers extended in a second direction perpendicular to the first direction, an internal power supply circuit which receives a source voltage supplied from an external terminal and generates a voltage different from the source voltage, and which is provided with stabilizing capacitors, a large part of the stabilizing capacitors are occupied by capacitors formed in an area in which the second- and third-layer metal interconnect lines intersect each other.
format Patent
fullrecord <record><control><sourceid>uspatents_EFI</sourceid><recordid>TN_cdi_uspatents_applications_20020130714</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>20020130714</sourcerecordid><originalsourceid>FETCH-uspatents_applications_200201307143</originalsourceid><addsrcrecordid>eNqVjz1OA0EMRrdJERHu4JYCZfMj5QAIRA99ZGa9G0uz9mjs2SicLYfLbAT0VHbxvufPy-b6QSMHla4E1wwsTkNGpw4C51DYoaOJA8EJJ5YBUECT84jxD4h40eLgCiRWMoE5fnHkb3TWivd3a5YaMS25uiaNjgMZnNlPczbqmfKs_3X2RcKctnqwW9dimqjWmpG69JpHlECrZtFjNHr8mQ_N09vr58v7c7FUfxC3I6YUOdyb2HHbttt2s2sPm_3uP-wNdwtpFg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance</title><source>USPTO Published Applications</source><creator>Nakai, Kiyoshi ; Riho, Yoshiro ; Egawa, Hidekazu ; Suzuki, Yukihide ; Fujii, Isamu</creator><creatorcontrib>Nakai, Kiyoshi ; Riho, Yoshiro ; Egawa, Hidekazu ; Suzuki, Yukihide ; Fujii, Isamu</creatorcontrib><description>In a semiconductor integrated circuit device which comprises a first interconnect channel including a plurality of second-layer metal interconnect layers extended in a first direction over a semiconductor chip, a second interconnect channel including a plurality of third-layer metal interconnect layers extended in a second direction perpendicular to the first direction, an internal power supply circuit which receives a source voltage supplied from an external terminal and generates a voltage different from the source voltage, and which is provided with stabilizing capacitors, a large part of the stabilizing capacitors are occupied by capacitors formed in an area in which the second- and third-layer metal interconnect lines intersect each other.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/20020130714$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,869,881,64032</link.rule.ids><linktorsrc>$$Uhttps://patentcenter.uspto.gov/applications/10142897$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Nakai, Kiyoshi</creatorcontrib><creatorcontrib>Riho, Yoshiro</creatorcontrib><creatorcontrib>Egawa, Hidekazu</creatorcontrib><creatorcontrib>Suzuki, Yukihide</creatorcontrib><creatorcontrib>Fujii, Isamu</creatorcontrib><title>Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance</title><description>In a semiconductor integrated circuit device which comprises a first interconnect channel including a plurality of second-layer metal interconnect layers extended in a first direction over a semiconductor chip, a second interconnect channel including a plurality of third-layer metal interconnect layers extended in a second direction perpendicular to the first direction, an internal power supply circuit which receives a source voltage supplied from an external terminal and generates a voltage different from the source voltage, and which is provided with stabilizing capacitors, a large part of the stabilizing capacitors are occupied by capacitors formed in an area in which the second- and third-layer metal interconnect lines intersect each other.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFI</sourceid><recordid>eNqVjz1OA0EMRrdJERHu4JYCZfMj5QAIRA99ZGa9G0uz9mjs2SicLYfLbAT0VHbxvufPy-b6QSMHla4E1wwsTkNGpw4C51DYoaOJA8EJJ5YBUECT84jxD4h40eLgCiRWMoE5fnHkb3TWivd3a5YaMS25uiaNjgMZnNlPczbqmfKs_3X2RcKctnqwW9dimqjWmpG69JpHlECrZtFjNHr8mQ_N09vr58v7c7FUfxC3I6YUOdyb2HHbttt2s2sPm_3uP-wNdwtpFg</recordid><startdate>20020919</startdate><enddate>20020919</enddate><creator>Nakai, Kiyoshi</creator><creator>Riho, Yoshiro</creator><creator>Egawa, Hidekazu</creator><creator>Suzuki, Yukihide</creator><creator>Fujii, Isamu</creator><scope>EFI</scope></search><sort><creationdate>20020919</creationdate><title>Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance</title><author>Nakai, Kiyoshi ; Riho, Yoshiro ; Egawa, Hidekazu ; Suzuki, Yukihide ; Fujii, Isamu</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_applications_200201307143</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Nakai, Kiyoshi</creatorcontrib><creatorcontrib>Riho, Yoshiro</creatorcontrib><creatorcontrib>Egawa, Hidekazu</creatorcontrib><creatorcontrib>Suzuki, Yukihide</creatorcontrib><creatorcontrib>Fujii, Isamu</creatorcontrib><collection>USPTO Published Applications</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Nakai, Kiyoshi</au><au>Riho, Yoshiro</au><au>Egawa, Hidekazu</au><au>Suzuki, Yukihide</au><au>Fujii, Isamu</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance</title><date>2002-09-19</date><risdate>2002</risdate><abstract>In a semiconductor integrated circuit device which comprises a first interconnect channel including a plurality of second-layer metal interconnect layers extended in a first direction over a semiconductor chip, a second interconnect channel including a plurality of third-layer metal interconnect layers extended in a second direction perpendicular to the first direction, an internal power supply circuit which receives a source voltage supplied from an external terminal and generates a voltage different from the source voltage, and which is provided with stabilizing capacitors, a large part of the stabilizing capacitors are occupied by capacitors formed in an area in which the second- and third-layer metal interconnect lines intersect each other.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_applications_20020130714
source USPTO Published Applications
title Semiconductor integrated circuit device having an optimal circuit layout to ensure stabilization of internal source voltages without lowering circuit functions and/or operating performance
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-06T04%3A58%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFI&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Nakai,%20Kiyoshi&rft.date=2002-09-19&rft_id=info:doi/&rft_dat=%3Cuspatents_EFI%3E20020130714%3C/uspatents_EFI%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true