Analysis of power in logic circuits using various clock-gating techniques

In circuit design, in order to reduce the dynamic and clock network power consumption by limiting its activity factor, clock gating strategy is used. By separating the clock from the other circuit block which is not used currently, the clock gating substantially minimizes dynamic power dissipation....

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Rajalakshmi, R., Sivakumar, P., Devarajan, D., Subhashini, G.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue 1
container_start_page
container_title
container_volume 2831
creator Rajalakshmi, R.
Sivakumar, P.
Devarajan, D.
Subhashini, G.
description In circuit design, in order to reduce the dynamic and clock network power consumption by limiting its activity factor, clock gating strategy is used. By separating the clock from the other circuit block which is not used currently, the clock gating substantially minimizes dynamic power dissipation. In consequence, there are three elements of power consumption: one is power consumed by combinational logic; second one is power consumed by flip-flops; and last one is power consumed by clock tree design. In this case, the clock gating is used to investigate their application. Here, we define the clock gating technique efficacy in logic circuits using simple and pipeline sequential circuits. Because this approach is also to minimize power. Designers utilize the clock gating approach to lower overall dynamic power because it reduces power by shutting off the inactive stage.
doi_str_mv 10.1063/5.0162820
format Conference Proceeding
fullrecord <record><control><sourceid>proquest_scita</sourceid><recordid>TN_cdi_scitation_primary_10_1063_5_0162820</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2866494290</sourcerecordid><originalsourceid>FETCH-LOGICAL-p133t-ba3a27ee0122428a7583c1705371a08e95b61329219d450946b2bbf50441f3373</originalsourceid><addsrcrecordid>eNotUFtLwzAYDaLgnD74DwK-CZ3fl2v7OIaXwcAXBd9CGtOZWZuatMr-vR3u6cDhcG6EXCMsEBS_kwtAxUoGJ2SGUmKhFapTMgOoRMEEfzsnFznvAFildTkj62Vn230OmcaG9vHXJxo62sZtcNSF5MYwZDrm0G3pj00hjpm6NrrPYmuHAzl499GF79HnS3LW2Db7qyPOyevD_cvqqdg8P65Xy03RI-dDUVtumfYekDHBSqtlyR1qkFyjhdJXslbIWcWwehdyaq1qVteNBCGw4VzzObn59-1TPOQOZhfHNK3IhpVKiUqwCibV7b8quzBMVWNn-hS-bNobBHO4ykhzvIr_AQLJWWo</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype><pqid>2866494290</pqid></control><display><type>conference_proceeding</type><title>Analysis of power in logic circuits using various clock-gating techniques</title><source>AIP Journals Complete</source><creator>Rajalakshmi, R. ; Sivakumar, P. ; Devarajan, D. ; Subhashini, G.</creator><contributor>Vijayalakshmi, K. ; Rajakarunakaran, S. ; Ganesan, L.</contributor><creatorcontrib>Rajalakshmi, R. ; Sivakumar, P. ; Devarajan, D. ; Subhashini, G. ; Vijayalakshmi, K. ; Rajakarunakaran, S. ; Ganesan, L.</creatorcontrib><description>In circuit design, in order to reduce the dynamic and clock network power consumption by limiting its activity factor, clock gating strategy is used. By separating the clock from the other circuit block which is not used currently, the clock gating substantially minimizes dynamic power dissipation. In consequence, there are three elements of power consumption: one is power consumed by combinational logic; second one is power consumed by flip-flops; and last one is power consumed by clock tree design. In this case, the clock gating is used to investigate their application. Here, we define the clock gating technique efficacy in logic circuits using simple and pipeline sequential circuits. Because this approach is also to minimize power. Designers utilize the clock gating approach to lower overall dynamic power because it reduces power by shutting off the inactive stage.</description><identifier>ISSN: 0094-243X</identifier><identifier>EISSN: 1551-7616</identifier><identifier>DOI: 10.1063/5.0162820</identifier><identifier>CODEN: APCPCS</identifier><language>eng</language><publisher>Melville: American Institute of Physics</publisher><subject>Circuit design ; Energy dissipation ; Logic circuits ; Power consumption</subject><ispartof>AIP conference proceedings, 2023, Vol.2831 (1)</ispartof><rights>Author(s)</rights><rights>2023 Author(s). Published by AIP Publishing.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://pubs.aip.org/acp/article-lookup/doi/10.1063/5.0162820$$EHTML$$P50$$Gscitation$$H</linktohtml><link.rule.ids>309,310,314,776,780,785,786,790,4498,23911,23912,25120,27903,27904,76130</link.rule.ids></links><search><contributor>Vijayalakshmi, K.</contributor><contributor>Rajakarunakaran, S.</contributor><contributor>Ganesan, L.</contributor><creatorcontrib>Rajalakshmi, R.</creatorcontrib><creatorcontrib>Sivakumar, P.</creatorcontrib><creatorcontrib>Devarajan, D.</creatorcontrib><creatorcontrib>Subhashini, G.</creatorcontrib><title>Analysis of power in logic circuits using various clock-gating techniques</title><title>AIP conference proceedings</title><description>In circuit design, in order to reduce the dynamic and clock network power consumption by limiting its activity factor, clock gating strategy is used. By separating the clock from the other circuit block which is not used currently, the clock gating substantially minimizes dynamic power dissipation. In consequence, there are three elements of power consumption: one is power consumed by combinational logic; second one is power consumed by flip-flops; and last one is power consumed by clock tree design. In this case, the clock gating is used to investigate their application. Here, we define the clock gating technique efficacy in logic circuits using simple and pipeline sequential circuits. Because this approach is also to minimize power. Designers utilize the clock gating approach to lower overall dynamic power because it reduces power by shutting off the inactive stage.</description><subject>Circuit design</subject><subject>Energy dissipation</subject><subject>Logic circuits</subject><subject>Power consumption</subject><issn>0094-243X</issn><issn>1551-7616</issn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2023</creationdate><recordtype>conference_proceeding</recordtype><recordid>eNotUFtLwzAYDaLgnD74DwK-CZ3fl2v7OIaXwcAXBd9CGtOZWZuatMr-vR3u6cDhcG6EXCMsEBS_kwtAxUoGJ2SGUmKhFapTMgOoRMEEfzsnFznvAFildTkj62Vn230OmcaG9vHXJxo62sZtcNSF5MYwZDrm0G3pj00hjpm6NrrPYmuHAzl499GF79HnS3LW2Db7qyPOyevD_cvqqdg8P65Xy03RI-dDUVtumfYekDHBSqtlyR1qkFyjhdJXslbIWcWwehdyaq1qVteNBCGw4VzzObn59-1TPOQOZhfHNK3IhpVKiUqwCibV7b8quzBMVWNn-hS-bNobBHO4ykhzvIr_AQLJWWo</recordid><startdate>20230920</startdate><enddate>20230920</enddate><creator>Rajalakshmi, R.</creator><creator>Sivakumar, P.</creator><creator>Devarajan, D.</creator><creator>Subhashini, G.</creator><general>American Institute of Physics</general><scope>8FD</scope><scope>H8D</scope><scope>L7M</scope></search><sort><creationdate>20230920</creationdate><title>Analysis of power in logic circuits using various clock-gating techniques</title><author>Rajalakshmi, R. ; Sivakumar, P. ; Devarajan, D. ; Subhashini, G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-p133t-ba3a27ee0122428a7583c1705371a08e95b61329219d450946b2bbf50441f3373</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2023</creationdate><topic>Circuit design</topic><topic>Energy dissipation</topic><topic>Logic circuits</topic><topic>Power consumption</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Rajalakshmi, R.</creatorcontrib><creatorcontrib>Sivakumar, P.</creatorcontrib><creatorcontrib>Devarajan, D.</creatorcontrib><creatorcontrib>Subhashini, G.</creatorcontrib><collection>Technology Research Database</collection><collection>Aerospace Database</collection><collection>Advanced Technologies Database with Aerospace</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Rajalakshmi, R.</au><au>Sivakumar, P.</au><au>Devarajan, D.</au><au>Subhashini, G.</au><au>Vijayalakshmi, K.</au><au>Rajakarunakaran, S.</au><au>Ganesan, L.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Analysis of power in logic circuits using various clock-gating techniques</atitle><btitle>AIP conference proceedings</btitle><date>2023-09-20</date><risdate>2023</risdate><volume>2831</volume><issue>1</issue><issn>0094-243X</issn><eissn>1551-7616</eissn><coden>APCPCS</coden><abstract>In circuit design, in order to reduce the dynamic and clock network power consumption by limiting its activity factor, clock gating strategy is used. By separating the clock from the other circuit block which is not used currently, the clock gating substantially minimizes dynamic power dissipation. In consequence, there are three elements of power consumption: one is power consumed by combinational logic; second one is power consumed by flip-flops; and last one is power consumed by clock tree design. In this case, the clock gating is used to investigate their application. Here, we define the clock gating technique efficacy in logic circuits using simple and pipeline sequential circuits. Because this approach is also to minimize power. Designers utilize the clock gating approach to lower overall dynamic power because it reduces power by shutting off the inactive stage.</abstract><cop>Melville</cop><pub>American Institute of Physics</pub><doi>10.1063/5.0162820</doi><tpages>12</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0094-243X
ispartof AIP conference proceedings, 2023, Vol.2831 (1)
issn 0094-243X
1551-7616
language eng
recordid cdi_scitation_primary_10_1063_5_0162820
source AIP Journals Complete
subjects Circuit design
Energy dissipation
Logic circuits
Power consumption
title Analysis of power in logic circuits using various clock-gating techniques
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T04%3A18%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_scita&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Analysis%20of%20power%20in%20logic%20circuits%20using%20various%20clock-gating%20techniques&rft.btitle=AIP%20conference%20proceedings&rft.au=Rajalakshmi,%20R.&rft.date=2023-09-20&rft.volume=2831&rft.issue=1&rft.issn=0094-243X&rft.eissn=1551-7616&rft.coden=APCPCS&rft_id=info:doi/10.1063/5.0162820&rft_dat=%3Cproquest_scita%3E2866494290%3C/proquest_scita%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2866494290&rft_id=info:pmid/&rfr_iscdi=true