Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS 2 Transistor Operating in Subthreshold Regime
In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS field-effect transistors (FETs). Our large-area CVD-grown monolayer WS FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold...
Gespeichert in:
Veröffentlicht in: | ACS nano 2024-08 |
---|---|
Hauptverfasser: | , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS
field-effect transistors (FETs). Our large-area CVD-grown monolayer WS
FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlO
/Al
O
and a double-gate structure employing high-
dielectric HfO
. Due to the superior subthreshold characteristics, monolayer WS
FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS
nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (
) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm
at
= 1 V. In addition, the monolayer WS
nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS
for high-gain and low-power logic circuits and validate the practical application in large areas. |
---|---|
ISSN: | 1936-086X |