Reducing Common-Mode Voltage in Three-Phase Sine-Triangle PWM With Interleaved Carriers

Interleaving pulse width modulation (PWM) waveforms is a proven method to reduce ripple in dc-dc converters. The present study explores interleaving for three-phase motor drives. Fourier analysis shows that interleaving the carriers in conventional uniform PWM significantly reduces the common-mode v...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on power electronics 2011-08, Vol.26 (8), p.2229-2236
Hauptverfasser: Kimball, J. W., Zawodniok, M.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Interleaving pulse width modulation (PWM) waveforms is a proven method to reduce ripple in dc-dc converters. The present study explores interleaving for three-phase motor drives. Fourier analysis shows that interleaving the carriers in conventional uniform PWM significantly reduces the common-mode voltage. New digital signal processor (DSP) hardware supports interleaving directly with changes to just two registers at setup time, so no additional computation time is needed during operation. The common-mode voltage reduction ranges from 36% at full modulation to 67% when idling with zero modulation. Third-harmonic injection slightly reduces the advantage (to 25% at full modulation). However, the maximum RMS common-mode voltage is still less than 20% of the bus voltage under all conditions. The disadvantage of the proposed approach is an increase in current ripple at the switching frequency. Simulations verify the findings. Experiments on a motor drive that uses a commercially available motor-control DSP, connected to a 5 hp motor, agree well with calculations and simulations.
ISSN:0885-8993
1941-0107
DOI:10.1109/TPEL.2010.2092791