A Simple Series Resistance Extraction Methodology for Advanced CMOS Devices

Series resistance has become a serious obstacle inhibiting the performance of advanced CMOS devices. However, series resistance quantification in these same advanced CMOS devices is becoming exceedingly difficult. In this letter, we demonstrate a very simple series resistance extraction procedure wh...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2011-08, Vol.32 (8), p.1047-1049
Hauptverfasser: Campbell, J. P., Cheung, K. P., Suehle, J. S., Oates, A.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Series resistance has become a serious obstacle inhibiting the performance of advanced CMOS devices. However, series resistance quantification in these same advanced CMOS devices is becoming exceedingly difficult. In this letter, we demonstrate a very simple series resistance extraction procedure which is derived only from the ratio of two linear ID - VG measurements. This approach has a verifiable accuracy check and is successfully used to extract the series resistance from several advanced devices. Furthermore, the validity of the assumptions used in this series resistance extraction procedure is examined and shown to be justified. In an attempt to further test the validity of this technique, several known external resistors were inserted in series with the device under test. The series resistance extraction procedure faithfully reproduces these known external resistances to within ±10%.
ISSN:0741-3106
1558-0563
DOI:10.1109/LED.2011.2158183