A 13.3-Mb/s 0.35-μm CMOS analog turbo decoder IC with a configurable interleaver
Circuits and an IC implementation of a four-state, block length 16, three-metal one-poly 0.35- mu m CMOS analog turbo decoder with a fully programmable interleaver are presented. The IC was tested at 13.3 Mb/s, has a 1.2 mu s latency, and consumes 185 mW on a single 3.3-V power supply, resulting in...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 2003-11, Vol.38 (11), p.2010-2015 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Circuits and an IC implementation of a four-state, block length 16, three-metal one-poly 0.35- mu m CMOS analog turbo decoder with a fully programmable interleaver are presented. The IC was tested at 13.3 Mb/s, has a 1.2 mu s latency, and consumes 185 mW on a single 3.3-V power supply, resulting in an energy consumption of 13.9 nJ per decoded bit, thus reducing the energy consumption by 70% relative to existing digital turbo decoders. The core area is 1131.21257.9 mu m super(2). The addition of swinging buffers could triple the speed and reduce the latency with minimal increase in power consumption by overlapping storage and decoding phases. Mismatch simulations show that the circuits will be viable for decoder lengths up to a few hundred information bits. |
---|---|
ISSN: | 0018-9200 |
DOI: | 10.1109/JSSC.2003.818134 |