A fully integrated SOC for 802.11b in 0.18-μm CMOS

A fully integrated system-on-a-chip (SOC) intended for use in 802.11b applications is built in 0.18- mu m CMOS. All of the radio building blocks including the power amplifier (PA), the phase-locked loop (PLL) filter, and the antenna switch, as well as the complete baseband physical layer and the med...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2005-12, Vol.40 (12), p.2492-2501
Hauptverfasser: KHORRAM, Shahla, DARABI, Hooman, PAN, Meng-An, ROOFOUGARAN, Razieh, HEA JOUNG KIM, LETTIERI, Paul, IBRAHIM, Brima, RAEL, Jacob J, TRAN, Long H, GERONAGA, E, YEH, H, FROST, T, ZHIMIN ZHOU, TRACHEWSKY, J, ROFOUGARAN, Ahmadreza, QIANG LI, MARHOLEV, Bojko, CHIU, Janice, CASTANEDA, J, CHIEN, Hung-Ming, ANAND, Seema Butala, WU, Stephen
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A fully integrated system-on-a-chip (SOC) intended for use in 802.11b applications is built in 0.18- mu m CMOS. All of the radio building blocks including the power amplifier (PA), the phase-locked loop (PLL) filter, and the antenna switch, as well as the complete baseband physical layer and the medium access control (MAC) sections, have been integrated into a single chip. The radio tuned to 2.4 GHz dissipates 165 mW in the receive mode and 360 mW in the transmit mode from a 1.8-V supply. The receiver achieves a typical noise figure of 6 dB and -88-dBm sensitivity at 11 Mb/s rate. The transmitter delivers a nominal output power of 13 dBm at the antenna. The transmitter 1-dB compression point is 18 dBm and has over 20 dB of gain range.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2005.857419