Direct Formation of Wafer Scale Graphene Thin Layers on Insulating Substrates by Chemical Vapor Deposition

Direct formation of high-quality and wafer scale graphene thin layers on insulating gate dielectrics such as SiO2 is emergent for graphene electronics using Si-wafer compatible fabrication. Here, we report that in a chemical vapor deposition process the carbon species dissociated on Cu surfaces not...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Nano letters 2011-09, Vol.11 (9), p.3612-3616
Hauptverfasser: Su, Ching-Yuan, Lu, Ang-Yu, Wu, Chih-Yu, Li, Yi-Te, Liu, Keng-Ku, Zhang, Wenjing, Lin, Shi-Yen, Juang, Zheng-Yu, Zhong, Yuan-Liang, Chen, Fu-Rong, Li, Lain-Jong
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Direct formation of high-quality and wafer scale graphene thin layers on insulating gate dielectrics such as SiO2 is emergent for graphene electronics using Si-wafer compatible fabrication. Here, we report that in a chemical vapor deposition process the carbon species dissociated on Cu surfaces not only result in graphene layers on top of the catalytic Cu thin films but also diffuse through Cu grain boundaries to the interface between Cu and underlying dielectrics. Optimization of the process parameters leads to a continuous and large-area graphene thin layers directly formed on top of the dielectrics. The bottom-gated transistor characteristics for the graphene films have shown quite comparable carrier mobility compared to the top-layer graphene. The proposed method allows us to achieve wafer-sized graphene on versatile insulating substrates without the need of graphene transfer.
ISSN:1530-6984
1530-6992
DOI:10.1021/nl201362n