SAR ADC Algorithm with Redundancy and Digital Error Correction

This paper describes an algorithm for Successive Approximation Register (SAR) ADCs with overlapping steps that allow comparison decision errors (due to, such as DAC incomplete settling) to be digitally corrected. We generalize this non-binary search algorithm, and clarify which decision errors it ca...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences Communications and Computer Sciences, 2010/02/01, Vol.E93.A(2), pp.415-423
Hauptverfasser: OGAWA, Tomohiko, KOBAYASHI, Haruo, TAKAHASHI, Yosuke, TAKAI, Nobukazu, HOTTA, Masao, SAN, Hao, MATSUURA, Tatsuji, ABE, Akira, YAGI, Katsuyoshi, MORI, Toshihiko
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper describes an algorithm for Successive Approximation Register (SAR) ADCs with overlapping steps that allow comparison decision errors (due to, such as DAC incomplete settling) to be digitally corrected. We generalize this non-binary search algorithm, and clarify which decision errors it can digitally correct. This algorithm requires more SAR ADC conversion steps than a binary search algorithm, but we show that the sampling speed of an SAR ADC using this algorithm can be faster than that of a conventional binary-search SAR ADC—because the latter must wait for the settling time of the DAC inside the SAR ADC.
ISSN:0916-8508
1745-1337
1745-1337
DOI:10.1587/transfun.E93.A.415