Design of Memory Sub-System with Constant-Rate Bumping Process for H.264/AVC Decoder

In this paper, we propose an efficient memory sub-system and a constant-rate humping process for a H.264/AVC decoder conforming to High profile@Level 4. To efficiently utilize the throughput of external DRAM, a synchronization buffer is employed as a bridge for reformatting the read/write data excha...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on consumer electronics 2007-02, Vol.53 (1), p.209-217
Hauptverfasser: Li, Chih-hung, Peng, Wen-hsiao, Chiang, Tihao
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, we propose an efficient memory sub-system and a constant-rate humping process for a H.264/AVC decoder conforming to High profile@Level 4. To efficiently utilize the throughput of external DRAM, a synchronization buffer is employed as a bridge for reformatting the read/write data exchanged between the on-chip hardware and the off-chip DRAM. In addition, we optimize the issues of read/write commands and adaptively enable the auto-precharge function by monitoring the motion information of a submacroblock. Furthermore, a regulation buffer with size comparable to the decoded picture buffer is created to ensure a constant output rate of decoded pictures for any conformed prediction structures. Along with other modules, the proposed scheme is verified at system level using transaction level modeling (TLM) technique. Statistical results show that synchronization buffer of larger block size provides higher memory efficiency, less access cycles and power dissipation. However, the granularity of 8times8 block size provides better trade-off among cost, efficiency, power, and real-time requirement
ISSN:0098-3063
1558-4127
DOI:10.1109/TCE.2007.339527