f max Improvement by Controlling Extrinsic Parasitics in Circuit-Level MOS Transistor

In this letter, f sub(max) improvement of a circuit-level radio-frequency (RF) transistor with systematic layout variations is presented in deep-submicrometer CMOS technology. We confirmed that the circuit-level MOS transistor has a tradeoff among the extrinsic capacitive and resistive parasitics (C...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2009-01, Vol.30 (12)
Hauptverfasser: Jhon, Hee-Sauk, Lee, Jae-Hong, Lee, Jaeho, Oh, Byoungchan, Song, Ickhyun, Yun, Yeonam, Park, Byung-Gook, Lee, Jong-Duk, Shin, Hyungcheol
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this letter, f sub(max) improvement of a circuit-level radio-frequency (RF) transistor with systematic layout variations is presented in deep-submicrometer CMOS technology. We confirmed that the circuit-level MOS transistor has a tradeoff among the extrinsic capacitive and resistive parasitics (C sub(gd), C sub(gs), and Rg) on circular gate metal layers. Furthermore, it reduces the extrinsic C sub(gd) and Rg, which have great effect on the RF performance, simultaneously. For qualitative analysis of the capacitive coupling, which attributed to undesired extrinsic capacitance, capacitive coupling paths were separately defined as two cases, namely, direct capacitive coupling and indirect capacitive coupling. Some of the key small-signal parameters were also extracted and compared with different types of transistors, and they show a good match with the observed trends. The proposed layout exhibits the improvement of f sub(max) up to ~ 21% without fT variation compared to a reference device due to reduced extrinsic Rg and C sub(gd) parasitics by changing the number of gate contacts and gate-to-drain interconnection lines.
ISSN:0741-3106
DOI:10.1109/LED.2009.2032249