Impact of Well Edge Proximity Effect on Timing

This paper studies impact of well edge proximity effect on circuit delay, based on model parameters extracted from test structures in an industrial 65nm wafer process. Experimental results show that up to 10% of delay increase arises by the well edge proximity effect in the 65nm technology, and it d...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences Communications and Computer Sciences, 2008/12/01, Vol.E91.A(12), pp.3461-3464
Hauptverfasser: KANAMOTO, Toshiki, OGASAHARA, Yasuhiro, NATSUME, Keiko, YAMAGUCHI, Kenji, AMISHIRO, Hiroyuki, WATANABE, Tetsuya, HASHIMOTO, Masanori
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper studies impact of well edge proximity effect on circuit delay, based on model parameters extracted from test structures in an industrial 65nm wafer process. Experimental results show that up to 10% of delay increase arises by the well edge proximity effect in the 65nm technology, and it depends on interconnect length. Furthermore, due to asymmetric increase in pMOS and nMOS threshold voltages, delay may decrease in spite of the threshold voltage increase. From these results, we conclude that considering WPE is indispensable to cell characterization in the 65nm technology.
ISSN:0916-8508
1745-1337
1745-1337
DOI:10.1093/ietfec/e91-a.12.3461