Partial SOI Power LDMOS With a Variable Low- k Dielectric Buried Layer and a Buried P Layer

A power LDMOS on partial silicon on insulator (PSOI) with a variable low-k dielectric (VLKD) buried layer and a buried p (BP) layer is proposed (VLKD BPSOI). At a low k value, the electric field strength in the buried dielectric (Ej) is enhanced, and a Si window makes the substrate share the vertica...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2010-06, Vol.31 (6), p.594-596
Hauptverfasser: Xiaorong Luo, Udrea, Florin, Yuangang Wang, Guoliang Yao, Yong Liu
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A power LDMOS on partial silicon on insulator (PSOI) with a variable low-k dielectric (VLKD) buried layer and a buried p (BP) layer is proposed (VLKD BPSOI). At a low k value, the electric field strength in the buried dielectric (Ej) is enhanced, and a Si window makes the substrate share the vertical voltage drop, leading to a high vertical breakdown voltage (BV). Moreover, three interface field peaks are introduced by the BP, the Si window, and the VLKD, which modulate the fields in the SOI layer, the VLKD layer, and the substrate; consequently, a high BV is obtained. Furthermore, the BP reduces the specific ON-resistance (R on ), and the Si window alleviates the self-heating effect (SHE). The BV for VLKD BPSOI is enhanced by 34.5%, and R on is decreased by 26.6%, compared with those for the conventional PSOI, and VLKD BPSOI also maintains a low SHE.
ISSN:0741-3106
1558-0563
DOI:10.1109/LED.2010.2046616