Analog calibration of channel mismatches in time-interleaved ADCs
This paper presents a method for the on‐chip measurement and correction of gain errors, offsets and time‐skew errors in time‐interleaved ADCs. With the proposed method, the errors can be measured and processed in the digital domain. Then, this information is used to optimize several digitally contro...
Gespeichert in:
Veröffentlicht in: | International journal of circuit theory and applications 2009-03, Vol.37 (2), p.301-318 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This paper presents a method for the on‐chip measurement and correction of gain errors, offsets and time‐skew errors in time‐interleaved ADCs. With the proposed method, the errors can be measured and processed in the digital domain. Then, this information is used to optimize several digitally controlled analog parameters of the circuit, which minimize the effect of aforementioned mismatch errors. After optimization, the digital logic can be switched off completely in order to save power. Simulation results on a full‐transistor implementation of the time‐interleaved sampling structure show that the channel matching errors can be accurately compensated. Copyright © 2008 John Wiley & Sons, Ltd. |
---|---|
ISSN: | 0098-9886 1097-007X |
DOI: | 10.1002/cta.545 |