Giga-hertz rate single slope conversion technique with 512-phase RTWO
In this paper, an 8-bit 1.2 Gsample/s single-slope ADC architecture is presented. The proposed technique utilizes the picosecond-accurate phases of a rotary traveling wave oscillator (RTWO). The proof-of-concept test chip is fabricated in a 0.18-μm CMOS process and occupies 1.3 mm × 1.3 mm of die...
Gespeichert in:
Veröffentlicht in: | Analog integrated circuits and signal processing 2008-05, Vol.55 (2), p.139-148 |
---|---|
Hauptverfasser: | , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In this paper, an 8-bit 1.2 Gsample/s single-slope ADC architecture is presented. The proposed technique utilizes the picosecond-accurate phases of a rotary traveling wave oscillator (RTWO). The proof-of-concept test chip is fabricated in a 0.18-μm CMOS process and occupies 1.3 mm × 1.3 mm of die area. Power consumption is 36 mW for the core and 135 mW for on-chip clocks. |
---|---|
ISSN: | 0925-1030 1573-1979 |
DOI: | 10.1007/s10470-008-9160-2 |