Impact of line-edge roughness on resistance and capacitance of scaled interconnects
The impact of line-edge roughness (LER) on resistance R and capacitance C of on-chip interconnects is for the first time evaluated by a simulation methodology based on a realistic modeling of LER. The model can be calibrated with measured LER parameters. A geometrical approximations of LER is genera...
Gespeichert in:
Veröffentlicht in: | Microelectronic engineering 2007-11, Vol.84 (11), p.2733-2737 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The impact of line-edge roughness (LER) on resistance
R and capacitance
C of on-chip interconnects is for the first time evaluated by a simulation methodology based on a realistic modeling of LER. The model can be calibrated with measured LER parameters. A geometrical approximations of LER is generated and superimposed to an interconnect architecture model with no roughness; resistance and capacitance are extracted from the model by a 3D static solver to estimate the impact of LER on them. By applying this methodology to the interconnect scaling scenario of the 2005 ITRS Roadmap, a small but increasing detrimental effect of LER on both
R and
C is predicted. |
---|---|
ISSN: | 0167-9317 1873-5568 |
DOI: | 10.1016/j.mee.2007.05.038 |