High‐Performance Monolithic 3D Integrated Complementary Inverters Based on Monolayer n‐MoS2 and p‐WSe2

Herein, the structure of integrated M3D inverters are successfully demonstrated where a chemical vapor deposition (CVD) synthesized monolayer WSe2 p‐type nanosheet FET is vertically integrated on top of CVD synthesized monolayer MoS2 n‐type film FET arrays (2.5 × 2.5 cm) by semiconductor industry te...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Small (Weinheim an der Bergstrasse, Germany) Germany), 2024-04, Vol.20 (17), p.e2307728-n/a
Hauptverfasser: Liu, Ming‐Jin, Lan, Wei‐Jie, Huang, Cai‐Syuan, Chen, Chang‐Zhi, Cyu, Ruei‐Hong, Sino, Paul Albert L., Yang, Yu‐Lun, Chiu, Po‐Wen, Chuang, Feng‐Chuan, Shen, Chang‐Hong, Chen, Jyun‐Hong, Chueh, Yu‐Lun
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Herein, the structure of integrated M3D inverters are successfully demonstrated where a chemical vapor deposition (CVD) synthesized monolayer WSe2 p‐type nanosheet FET is vertically integrated on top of CVD synthesized monolayer MoS2 n‐type film FET arrays (2.5 × 2.5 cm) by semiconductor industry techniques, such as transfer, e‐beam evaporation (EBV), and plasma etching processes. A low temperature (below 250 °C) is employed to protect the WSe2 and MoS2 channel materials from thermal decomposition during the whole fabrication process. The MoS2 NMOS and WSe2 PMOS device fabricated show an on/off current ratio exceeding 106 and the integrated M3D inverters indicate an average voltage gain of ≈9 at VDD = 2 V. In addition, the integrated M3D inverter demonstrates an ultra‐low power consumption of 0.112 nW at a VDD of 1 V. Statistical analysis of the fabricated inverters devices shows their high reliability, rendering them suitable for large‐area applications. The successful demonstration of M3D inverters based on large‐scale 2D monolayer TMDs indicate their high potential for advancing the application of 2D TMDs in future integrated circuits. Herein, the structure of the integrated M3D inverters where a CVD‐synthesized monolayer WSe2 p‐type nanosheet FET is vertically integrated on top of CVD synthesized monolayer MoS2 n‐type film FET arrays is realized. The integrated M3D inverters show an average voltage gain of approximately 9 at VDD = 2 V with an ultra‐low power consumption of 0.112 nW at a VDD of 1 V.
ISSN:1613-6810
1613-6829
DOI:10.1002/smll.202307728