Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity
The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silic...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on electron devices 2000-07, Vol.47 (7), p.1484-1491 |
---|---|
Hauptverfasser: | , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 1491 |
---|---|
container_issue | 7 |
container_start_page | 1484 |
container_title | IEEE transactions on electron devices |
container_volume | 47 |
creator | Augendre, E. Rooyackers, R. Caymax, M. Vandamme, E.P. De Keersgieter, A. Perello, C. Van Dievel, M. Pochet, S. Badenes, G. |
description | The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silicided junctions and low junction leakage. Both requirements can be met using elevated source/drain (/sup E/S/D) architecture. Although this solution has long been established, its avoidable extra complexity has delayed its introduction in industrial mainstream technologies. However, as device scaling continues, process windows are reducing critically. As a result, /sup E/S/D architecture is attracting a growing interest. This paper reports on a 0.18 /spl mu/m CMOS technology featuring /sup E/S/D made with sacrificial selective epitaxy. This technology is examined from the standpoints of manufacturability and performance improvement. In contrast to most /sup E/S/D approaches, the selective epitaxy is done after junction formation, resulting in increased process window. Our /sup E/S/D process leads to dc and rf device performance enhancements. Nevertheless, the same functionality gains were achieved by a fine-tuning of the reference conventional low-cost process. Process window reduction will require /sup E/S/D for generations below 0.13 /spl mu/m. |
doi_str_mv | 10.1109/16.848297 |
format | Article |
fullrecord | <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_proquest_miscellaneous_28365004</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>848297</ieee_id><sourcerecordid>2435130481</sourcerecordid><originalsourceid>FETCH-LOGICAL-c401t-8e78ce3d11b875bffd6cfdecf2e73ed9cdbd04d545cdf231aa7e4d4c060ebb3d3</originalsourceid><addsrcrecordid>eNqFkTtLBDEUhYMouK4WtlbBQrAYTSaPydjJsj5AWUGth0xyo5F5mczsuqX_3JEVCxurey_n48A9B6FDSs4oJfk5lWeKqzTPttCECpElueRyG00IoSrJmWK7aC_Gt_GUnKcT9DmvYKl7sDi2QzBwboP2DS7XOGoTvPPG6wpHqMD0fgkYOt_rjzV2bcCv_uUVdxDGvdaNAWwBOhyHsvYmtA2e3S8eL_BDaA3EiFe-se0KLyHEIWLT1l0FH75f76Mdp6sIBz9zip6v5k-zm-RucX07u7xLDCe0TxRkygCzlJYqE6VzVhpnwbgUMgY2N7a0hFvBhbEuZVTrDLjlhkgCZcksm6KTjW8X2vcBYl_UPhqoKt1AO8QiVUwKQvj_YCYEl0yM4PEf8G3MsBmfKJQSKSNs9Jyi0w00RhJjAFd0wdc6rAtKiu_KCiqLTWUje7RhPQD8cj_iF2xTlLc</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>885230328</pqid></control><display><type>article</type><title>Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity</title><source>IEEE Electronic Library (IEL)</source><creator>Augendre, E. ; Rooyackers, R. ; Caymax, M. ; Vandamme, E.P. ; De Keersgieter, A. ; Perello, C. ; Van Dievel, M. ; Pochet, S. ; Badenes, G.</creator><creatorcontrib>Augendre, E. ; Rooyackers, R. ; Caymax, M. ; Vandamme, E.P. ; De Keersgieter, A. ; Perello, C. ; Van Dievel, M. ; Pochet, S. ; Badenes, G.</creatorcontrib><description>The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silicided junctions and low junction leakage. Both requirements can be met using elevated source/drain (/sup E/S/D) architecture. Although this solution has long been established, its avoidable extra complexity has delayed its introduction in industrial mainstream technologies. However, as device scaling continues, process windows are reducing critically. As a result, /sup E/S/D architecture is attracting a growing interest. This paper reports on a 0.18 /spl mu/m CMOS technology featuring /sup E/S/D made with sacrificial selective epitaxy. This technology is examined from the standpoints of manufacturability and performance improvement. In contrast to most /sup E/S/D approaches, the selective epitaxy is done after junction formation, resulting in increased process window. Our /sup E/S/D process leads to dc and rf device performance enhancements. Nevertheless, the same functionality gains were achieved by a fine-tuning of the reference conventional low-cost process. Process window reduction will require /sup E/S/D for generations below 0.13 /spl mu/m.</description><identifier>ISSN: 0018-9383</identifier><identifier>EISSN: 1557-9646</identifier><identifier>DOI: 10.1109/16.848297</identifier><identifier>CODEN: IETDAI</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>MOSFETs</subject><ispartof>IEEE transactions on electron devices, 2000-07, Vol.47 (7), p.1484-1491</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2000</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c401t-8e78ce3d11b875bffd6cfdecf2e73ed9cdbd04d545cdf231aa7e4d4c060ebb3d3</citedby><cites>FETCH-LOGICAL-c401t-8e78ce3d11b875bffd6cfdecf2e73ed9cdbd04d545cdf231aa7e4d4c060ebb3d3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/848297$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>315,782,786,798,27931,27932,54765</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/848297$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Augendre, E.</creatorcontrib><creatorcontrib>Rooyackers, R.</creatorcontrib><creatorcontrib>Caymax, M.</creatorcontrib><creatorcontrib>Vandamme, E.P.</creatorcontrib><creatorcontrib>De Keersgieter, A.</creatorcontrib><creatorcontrib>Perello, C.</creatorcontrib><creatorcontrib>Van Dievel, M.</creatorcontrib><creatorcontrib>Pochet, S.</creatorcontrib><creatorcontrib>Badenes, G.</creatorcontrib><title>Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity</title><title>IEEE transactions on electron devices</title><addtitle>TED</addtitle><description>The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silicided junctions and low junction leakage. Both requirements can be met using elevated source/drain (/sup E/S/D) architecture. Although this solution has long been established, its avoidable extra complexity has delayed its introduction in industrial mainstream technologies. However, as device scaling continues, process windows are reducing critically. As a result, /sup E/S/D architecture is attracting a growing interest. This paper reports on a 0.18 /spl mu/m CMOS technology featuring /sup E/S/D made with sacrificial selective epitaxy. This technology is examined from the standpoints of manufacturability and performance improvement. In contrast to most /sup E/S/D approaches, the selective epitaxy is done after junction formation, resulting in increased process window. Our /sup E/S/D process leads to dc and rf device performance enhancements. Nevertheless, the same functionality gains were achieved by a fine-tuning of the reference conventional low-cost process. Process window reduction will require /sup E/S/D for generations below 0.13 /spl mu/m.</description><subject>MOSFETs</subject><issn>0018-9383</issn><issn>1557-9646</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2000</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNqFkTtLBDEUhYMouK4WtlbBQrAYTSaPydjJsj5AWUGth0xyo5F5mczsuqX_3JEVCxurey_n48A9B6FDSs4oJfk5lWeKqzTPttCECpElueRyG00IoSrJmWK7aC_Gt_GUnKcT9DmvYKl7sDi2QzBwboP2DS7XOGoTvPPG6wpHqMD0fgkYOt_rjzV2bcCv_uUVdxDGvdaNAWwBOhyHsvYmtA2e3S8eL_BDaA3EiFe-se0KLyHEIWLT1l0FH75f76Mdp6sIBz9zip6v5k-zm-RucX07u7xLDCe0TxRkygCzlJYqE6VzVhpnwbgUMgY2N7a0hFvBhbEuZVTrDLjlhkgCZcksm6KTjW8X2vcBYl_UPhqoKt1AO8QiVUwKQvj_YCYEl0yM4PEf8G3MsBmfKJQSKSNs9Jyi0w00RhJjAFd0wdc6rAtKiu_KCiqLTWUje7RhPQD8cj_iF2xTlLc</recordid><startdate>200007</startdate><enddate>200007</enddate><creator>Augendre, E.</creator><creator>Rooyackers, R.</creator><creator>Caymax, M.</creator><creator>Vandamme, E.P.</creator><creator>De Keersgieter, A.</creator><creator>Perello, C.</creator><creator>Van Dievel, M.</creator><creator>Pochet, S.</creator><creator>Badenes, G.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>7U5</scope></search><sort><creationdate>200007</creationdate><title>Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity</title><author>Augendre, E. ; Rooyackers, R. ; Caymax, M. ; Vandamme, E.P. ; De Keersgieter, A. ; Perello, C. ; Van Dievel, M. ; Pochet, S. ; Badenes, G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c401t-8e78ce3d11b875bffd6cfdecf2e73ed9cdbd04d545cdf231aa7e4d4c060ebb3d3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2000</creationdate><topic>MOSFETs</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Augendre, E.</creatorcontrib><creatorcontrib>Rooyackers, R.</creatorcontrib><creatorcontrib>Caymax, M.</creatorcontrib><creatorcontrib>Vandamme, E.P.</creatorcontrib><creatorcontrib>De Keersgieter, A.</creatorcontrib><creatorcontrib>Perello, C.</creatorcontrib><creatorcontrib>Van Dievel, M.</creatorcontrib><creatorcontrib>Pochet, S.</creatorcontrib><creatorcontrib>Badenes, G.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Solid State and Superconductivity Abstracts</collection><jtitle>IEEE transactions on electron devices</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Augendre, E.</au><au>Rooyackers, R.</au><au>Caymax, M.</au><au>Vandamme, E.P.</au><au>De Keersgieter, A.</au><au>Perello, C.</au><au>Van Dievel, M.</au><au>Pochet, S.</au><au>Badenes, G.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity</atitle><jtitle>IEEE transactions on electron devices</jtitle><stitle>TED</stitle><date>2000-07</date><risdate>2000</risdate><volume>47</volume><issue>7</issue><spage>1484</spage><epage>1491</epage><pages>1484-1491</pages><issn>0018-9383</issn><eissn>1557-9646</eissn><coden>IETDAI</coden><abstract>The continuous downscaling of CMOS devices aims at cost reduction and performance improvement. Process development constantly faces new constraints and integrates breakthroughs to overcome them. In deep submicron CMOS generations, scalability is in part limited by conflicting needs for shallow silicided junctions and low junction leakage. Both requirements can be met using elevated source/drain (/sup E/S/D) architecture. Although this solution has long been established, its avoidable extra complexity has delayed its introduction in industrial mainstream technologies. However, as device scaling continues, process windows are reducing critically. As a result, /sup E/S/D architecture is attracting a growing interest. This paper reports on a 0.18 /spl mu/m CMOS technology featuring /sup E/S/D made with sacrificial selective epitaxy. This technology is examined from the standpoints of manufacturability and performance improvement. In contrast to most /sup E/S/D approaches, the selective epitaxy is done after junction formation, resulting in increased process window. Our /sup E/S/D process leads to dc and rf device performance enhancements. Nevertheless, the same functionality gains were achieved by a fine-tuning of the reference conventional low-cost process. Process window reduction will require /sup E/S/D for generations below 0.13 /spl mu/m.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/16.848297</doi><tpages>8</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0018-9383 |
ispartof | IEEE transactions on electron devices, 2000-07, Vol.47 (7), p.1484-1491 |
issn | 0018-9383 1557-9646 |
language | eng |
recordid | cdi_proquest_miscellaneous_28365004 |
source | IEEE Electronic Library (IEL) |
subjects | MOSFETs |
title | Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS: Process window versus complexity |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-04T03%3A37%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Elevated%20source/drain%20by%20sacrificial%20selective%20epitaxy%20for%20high%20performance%20deep%20submicron%20CMOS:%20Process%20window%20versus%20complexity&rft.jtitle=IEEE%20transactions%20on%20electron%20devices&rft.au=Augendre,%20E.&rft.date=2000-07&rft.volume=47&rft.issue=7&rft.spage=1484&rft.epage=1491&rft.pages=1484-1491&rft.issn=0018-9383&rft.eissn=1557-9646&rft.coden=IETDAI&rft_id=info:doi/10.1109/16.848297&rft_dat=%3Cproquest_RIE%3E2435130481%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=885230328&rft_id=info:pmid/&rft_ieee_id=848297&rfr_iscdi=true |