High-speed, highly sensitive OEIC using clocked vertical BJT's photoDarlington in CMOS technology
A novel CMOS synchronized photoreceiver is proposed for conversion of optical input pulses to digital output signals. The photoreceiver circuit consists of a photoDarlington used as a detector of input light followed by a current-mirror comparator used as a converter to electronic signals. A combina...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 1999-04, Vol.34 (4), p.559-564 |
---|---|
1. Verfasser: | |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A novel CMOS synchronized photoreceiver is proposed for conversion of optical input pulses to digital output signals. The photoreceiver circuit consists of a photoDarlington used as a detector of input light followed by a current-mirror comparator used as a converter to electronic signals. A combination of two p-n-p vertical CMOS bipolar junction transistors controlled by an external clock is designed to achieve the first clocked photoDarlington structure. The generated photocurrent is amplified and digitized by the current-mirror comparator in a return to-zero format. The synchronized photoreceiver has been implemented in a standard digital 0.7 /spl mu/m, 5 V n-well CMOS technology with an effective area of 100/spl times/60 /spl mu/m/sup 2/. It was measured to operate at 100 MHz with an external input light of 13.3 fJ/pulse (-18.8 dBm/beam). |
---|---|
ISSN: | 0018-9200 1558-173X |
DOI: | 10.1109/4.753690 |