A 1-V 10.7-MHz switched-opamp bandpass /Sigma//Delta/ modulator using double-sampling finite-gain-compensation technique
A 1 V switched-capacitor (SC) bandpass sigma-delta (/Sigma//Delta/) modulator is realized using a high-speed switched-opamp (SO) technique with a sampling frequency of up to 50 MHz, which is improved ten times more than prior 1 V SO designs and comparable to the performance of the state-of-the-art S...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 2002-10, Vol.37 (10), p.1215-1225 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A 1 V switched-capacitor (SC) bandpass sigma-delta (/Sigma//Delta/) modulator is realized using a high-speed switched-opamp (SO) technique with a sampling frequency of up to 50 MHz, which is improved ten times more than prior 1 V SO designs and comparable to the performance of the state-of-the-art SC circuits that operate at much higher supply voltages. On the system level, a fast-settling double-sampling SC biquadratic filter architecture is proposed to achieve high-speed operation. A low-voltage double-sampling finite-gain-compensation technique is employed to realize a high-resolution /Sigma//Delta/ modulator using only low-DC-gain opamps to maximize the speed and to reduce power dissipation. On the circuit level, a fast-switching methodology is proposed for the design of the switchable opamps to achieve a switching frequency up to 50 MHz. Implemented in a 0.35-mum CMOS process (V/TP/=0.82 V and V/TN/=0.65 V) and at 1 V supply, the modulator achieves a measured peak signal-to-noise-and-distortion ratio (SNDR) of 42.3 dB at 10.7 MHz with a signal bandwidth of 200 kHz, while dissipating 12 mW and occupying a chip area of 1.3 mm(2). |
---|---|
ISSN: | 0018-9200 |
DOI: | 10.1109/JSSC.2002.803002 |