Fabrication Technology and Device Performance of Sub-50-nm-Gate InP-Based High Electron Mobility Transistors

Authors fabricated sub-50-nm-gate InAlAs/InGaAs high electron mobility transistors (HEMTs) lattice-matched to InP substrates. The two-step-recessed gate technology and low-temperature process, with all steps taking place below 300 C, allowed authors to fabricate sub-50-nm-gate HEMTs that had high le...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Japanese Journal of Applied Physics 2002, Vol.41 (Part 1, No. 2B), p.1094-1098
Hauptverfasser: Endoh, Akira, Yamashita, Yoshimi, Shinohara, Keisuke, Higashiwaki, Masataka, Hikosaka, Kohki, Mimura, Takashi, Hiyamizu, Satoshi, Matsui, Toshiaki
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Authors fabricated sub-50-nm-gate InAlAs/InGaAs high electron mobility transistors (HEMTs) lattice-matched to InP substrates. The two-step-recessed gate technology and low-temperature process, with all steps taking place below 300 C, allowed authors to fabricate sub-50-nm-gate HEMTs that had high levels of performance. Authors succeeded in fabricating ultrashort 25-nm-long T-shaped gates. DC measurements showed that the 25-nm-gate HEMT had good pinchoff behavior, and that its maximum transconductance gm was about 770 mS/mm. A cutoff frequency fT of 396 GHz was obtained for the 25-nm-gate HEMT. This fT is the highest value yet reported for a transistor of any type, and the gate length of 25 nm is the shortest value ever reported for any compound semiconductor transistor that exhibits true device operation. 13 refs.
ISSN:0021-4922
1347-4065
DOI:10.1143/JJAP.41.1094