A novel delay-locked loop based CMOS clock multiplier

On-chip clock-rate multiplication is usually achieved using a phase-locked-loop (PLL) circuit. However, integration of such an analog-intensive and noise-sensitive circuit with a digital circuit constitutes a major challenge. As an alternative solution, this paper proposes an attractive fully integr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on consumer electronics 1998-11, Vol.44 (4), p.1319-1322
1. Verfasser: Birru, D.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:On-chip clock-rate multiplication is usually achieved using a phase-locked-loop (PLL) circuit. However, integration of such an analog-intensive and noise-sensitive circuit with a digital circuit constitutes a major challenge. As an alternative solution, this paper proposes an attractive fully integratable delay-locked loop (DLL) based clock-rate multiplier by a modest integer factor. The implementation of the total circuit in the standard digital CMOS process is extremely simple and robust. The circuit can be part of a standard digital cell library and can easily be integrated with digital circuits. Simulation and experimental results are provided to evaluate the performance of the proposed circuit.
ISSN:0098-3063
1558-4127
DOI:10.1109/30.735832