An analytical performance model for multistage interconnection networks with finite, infinite and zero length buffers

Multistage Interconnection Networks (MINs) with crossbar switches have been used to interconnect processors and memory modules in parallel multiprocessor systems. They also play an increasingly important role in the development of Asynchronous Transfer Mode (ATM) networks. In this paper we analyze t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Performance evaluation 1998-11, Vol.34 (3), p.169-182
Hauptverfasser: Bouras, C., Garofalakis, J., Spirakis, P., Triantafillou, V.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Multistage Interconnection Networks (MINs) with crossbar switches have been used to interconnect processors and memory modules in parallel multiprocessor systems. They also play an increasingly important role in the development of Asynchronous Transfer Mode (ATM) networks. In this paper we analyze the general case of MINs, made of k × k switches with finite, infinite or zero length buffers (unbuffered). The exact solution of the steady-state distribution of the first stage is derived for all cases. We use this to get an approximation for the steady-state distributions in the second stage and beyond. In the case of unbuffered switches we reach the known exact solution for all the stages of the MIN. Our results are validated by extensive simulations.
ISSN:0166-5316
1872-745X
DOI:10.1016/S0166-5316(98)00035-2