1/f noise in CMOS transistors for analog applications
Noise measurements of the 1/f noise in PMOS and NMOS transistors for analog applications are reported under wide bias conditions ranging from subthreshold to saturation. Two "low noise" CMOS processes of 2 /spl mu/m and 0.5 /spl mu/m technologies are compared and it is found that the more...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on electron devices 2001-05, Vol.48 (5), p.921-927 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Noise measurements of the 1/f noise in PMOS and NMOS transistors for analog applications are reported under wide bias conditions ranging from subthreshold to saturation. Two "low noise" CMOS processes of 2 /spl mu/m and 0.5 /spl mu/m technologies are compared and it is found that the more advanced process, with 0.5 /spl mu/m technology, exhibits significantly reduced 1/f noise, due to optimized processing. The input referred noise and the power spectral density (PSD) of the drain current 1/f noise are modeled in saturation as well as in subthreshold and are compared with the common empirical approaches such as the SPICE models. The results of this study are useful to the design and modeling of 1/f noise of CMOS analog circuits. |
---|---|
ISSN: | 0018-9383 1557-9646 |
DOI: | 10.1109/16.918240 |