Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors

For top-gated MoS2 field-effect transistors, damaging the MoS2 surface to the MoS2 channel are inevitable due to chemical bonding and/or high-energy metal atoms during the vacuum deposition of gate dielectric, thus leading to degradations of field-effect mobility ( FE) and subthreshold swing (SS). A...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Nanotechnology 2019-08, Vol.30 (34), p.345204-345204
Hauptverfasser: Zou, Xiao, Xu, Jingping, Liu, Lu, Wang, Hongjiu, Lai, Pui-To, Tang, Wing Man
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 345204
container_issue 34
container_start_page 345204
container_title Nanotechnology
container_volume 30
creator Zou, Xiao
Xu, Jingping
Liu, Lu
Wang, Hongjiu
Lai, Pui-To
Tang, Wing Man
description For top-gated MoS2 field-effect transistors, damaging the MoS2 surface to the MoS2 channel are inevitable due to chemical bonding and/or high-energy metal atoms during the vacuum deposition of gate dielectric, thus leading to degradations of field-effect mobility ( FE) and subthreshold swing (SS). A top-gated MoS2 transistor is fabricated by directly transferring a 9 nm mica flake (as gate dielectric) onto the MoS2 surface without any chemical bonding, and exhibits excellent electrical properties with an on-off ratio of ∼108, a low threshold voltage of ∼0.2 V, a record FE of 134 cm2 V−1 s−1, a small SS of 72 mV dec−1 and a low interface-state density of 8.8 × 1011 cm−2 eV−1, without relying on electrode-contact engineered and/or phase-engineered MoS2. Although the equivalent oxide thickness of the mica dielectric is in the sub-5 nm regime, enhanced stability characterized by normalized threshold voltage shift (1.2 × 10−2 V MV−1 cm−1) has also been demonstrated for the transistor after a gate-bias stressing at 4.4 MV cm−1 for 103 s. All these improvements should be ascribed to a damage-free MoS2 channel achieved by a dry transfer of gate dielectric and a clean and smooth surface of the mica flake, which greatly decreases the charged-impurity and interface-roughness scatterings. The proposed transistor with low threshold voltage and high stability is highly desirable for low-power electronic applications.
doi_str_mv 10.1088/1361-6528/ab1ff3
format Article
fullrecord <record><control><sourceid>proquest_iop_j</sourceid><recordid>TN_cdi_proquest_miscellaneous_2231947713</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2231947713</sourcerecordid><originalsourceid>FETCH-LOGICAL-i282t-43c48854f1fe44894258cd0479bfbf2495eb2821240b0c4759809370845bbac43</originalsourceid><addsrcrecordid>eNptkUtLAzEURoMotlb3rmSWCsbm2ckspT6h4kJdSshkkjZlZjImM4v-e1NbXQkXLnwcLh_3AHCO0Q1GQkwxnWE440RMVYmtpQdg_BcdgjEqeA4ZE2wETmJcI4SxIPgYjChGs5wTPAafd6pRSwNtMCZrnFbTF_9GMtf2JlilTWZ9yFZuuYJdCnxoVJvCZqh7V6uNCdkPbp2pK2isNbrP-qDa6GLvQzwFR1bV0Zzt9wR8PNy_z5_g4vXxeX67gI4I0kNGNROCM4utSXULRrjQFWJ5UdrSElZwUyYQE4ZKpFnOC4EKmiPBeFkqzegEXO7udsF_DSb2snFRm7pWrfFDlIRQXLA8xzShF3t0KBtTyS64RoWN_H1JAq52gPOdXPshtKm5bFXrJUWSsjScICa7yib2-h8WI7m1I7cq5FaF3Nmh36qVfjA</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2231947713</pqid></control><display><type>article</type><title>Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors</title><source>HEAL-Link subscriptions: Institute of Physics (IOP) Journals</source><source>Institute of Physics Journals</source><creator>Zou, Xiao ; Xu, Jingping ; Liu, Lu ; Wang, Hongjiu ; Lai, Pui-To ; Tang, Wing Man</creator><creatorcontrib>Zou, Xiao ; Xu, Jingping ; Liu, Lu ; Wang, Hongjiu ; Lai, Pui-To ; Tang, Wing Man</creatorcontrib><description>For top-gated MoS2 field-effect transistors, damaging the MoS2 surface to the MoS2 channel are inevitable due to chemical bonding and/or high-energy metal atoms during the vacuum deposition of gate dielectric, thus leading to degradations of field-effect mobility ( FE) and subthreshold swing (SS). A top-gated MoS2 transistor is fabricated by directly transferring a 9 nm mica flake (as gate dielectric) onto the MoS2 surface without any chemical bonding, and exhibits excellent electrical properties with an on-off ratio of ∼108, a low threshold voltage of ∼0.2 V, a record FE of 134 cm2 V−1 s−1, a small SS of 72 mV dec−1 and a low interface-state density of 8.8 × 1011 cm−2 eV−1, without relying on electrode-contact engineered and/or phase-engineered MoS2. Although the equivalent oxide thickness of the mica dielectric is in the sub-5 nm regime, enhanced stability characterized by normalized threshold voltage shift (1.2 × 10−2 V MV−1 cm−1) has also been demonstrated for the transistor after a gate-bias stressing at 4.4 MV cm−1 for 103 s. All these improvements should be ascribed to a damage-free MoS2 channel achieved by a dry transfer of gate dielectric and a clean and smooth surface of the mica flake, which greatly decreases the charged-impurity and interface-roughness scatterings. The proposed transistor with low threshold voltage and high stability is highly desirable for low-power electronic applications.</description><identifier>ISSN: 0957-4484</identifier><identifier>EISSN: 1361-6528</identifier><identifier>DOI: 10.1088/1361-6528/ab1ff3</identifier><identifier>PMID: 31067521</identifier><identifier>CODEN: NNOTER</identifier><language>eng</language><publisher>England: IOP Publishing</publisher><subject>interface properties ; mica dielectric ; mobility ; multilayer MoS ; top-gated transistors</subject><ispartof>Nanotechnology, 2019-08, Vol.30 (34), p.345204-345204</ispartof><rights>2019 IOP Publishing Ltd</rights><rights>2019 IOP Publishing Ltd.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><orcidid>0000-0001-6959-7034 ; 0000-0003-2147-9244</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://iopscience.iop.org/article/10.1088/1361-6528/ab1ff3/pdf$$EPDF$$P50$$Giop$$H</linktopdf><link.rule.ids>314,776,780,27901,27902,53821,53868</link.rule.ids><backlink>$$Uhttps://www.ncbi.nlm.nih.gov/pubmed/31067521$$D View this record in MEDLINE/PubMed$$Hfree_for_read</backlink></links><search><creatorcontrib>Zou, Xiao</creatorcontrib><creatorcontrib>Xu, Jingping</creatorcontrib><creatorcontrib>Liu, Lu</creatorcontrib><creatorcontrib>Wang, Hongjiu</creatorcontrib><creatorcontrib>Lai, Pui-To</creatorcontrib><creatorcontrib>Tang, Wing Man</creatorcontrib><title>Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors</title><title>Nanotechnology</title><addtitle>NANO</addtitle><addtitle>Nanotechnology</addtitle><description>For top-gated MoS2 field-effect transistors, damaging the MoS2 surface to the MoS2 channel are inevitable due to chemical bonding and/or high-energy metal atoms during the vacuum deposition of gate dielectric, thus leading to degradations of field-effect mobility ( FE) and subthreshold swing (SS). A top-gated MoS2 transistor is fabricated by directly transferring a 9 nm mica flake (as gate dielectric) onto the MoS2 surface without any chemical bonding, and exhibits excellent electrical properties with an on-off ratio of ∼108, a low threshold voltage of ∼0.2 V, a record FE of 134 cm2 V−1 s−1, a small SS of 72 mV dec−1 and a low interface-state density of 8.8 × 1011 cm−2 eV−1, without relying on electrode-contact engineered and/or phase-engineered MoS2. Although the equivalent oxide thickness of the mica dielectric is in the sub-5 nm regime, enhanced stability characterized by normalized threshold voltage shift (1.2 × 10−2 V MV−1 cm−1) has also been demonstrated for the transistor after a gate-bias stressing at 4.4 MV cm−1 for 103 s. All these improvements should be ascribed to a damage-free MoS2 channel achieved by a dry transfer of gate dielectric and a clean and smooth surface of the mica flake, which greatly decreases the charged-impurity and interface-roughness scatterings. The proposed transistor with low threshold voltage and high stability is highly desirable for low-power electronic applications.</description><subject>interface properties</subject><subject>mica dielectric</subject><subject>mobility</subject><subject>multilayer MoS</subject><subject>top-gated transistors</subject><issn>0957-4484</issn><issn>1361-6528</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><recordid>eNptkUtLAzEURoMotlb3rmSWCsbm2ckspT6h4kJdSshkkjZlZjImM4v-e1NbXQkXLnwcLh_3AHCO0Q1GQkwxnWE440RMVYmtpQdg_BcdgjEqeA4ZE2wETmJcI4SxIPgYjChGs5wTPAafd6pRSwNtMCZrnFbTF_9GMtf2JlilTWZ9yFZuuYJdCnxoVJvCZqh7V6uNCdkPbp2pK2isNbrP-qDa6GLvQzwFR1bV0Zzt9wR8PNy_z5_g4vXxeX67gI4I0kNGNROCM4utSXULRrjQFWJ5UdrSElZwUyYQE4ZKpFnOC4EKmiPBeFkqzegEXO7udsF_DSb2snFRm7pWrfFDlIRQXLA8xzShF3t0KBtTyS64RoWN_H1JAq52gPOdXPshtKm5bFXrJUWSsjScICa7yib2-h8WI7m1I7cq5FaF3Nmh36qVfjA</recordid><startdate>20190823</startdate><enddate>20190823</enddate><creator>Zou, Xiao</creator><creator>Xu, Jingping</creator><creator>Liu, Lu</creator><creator>Wang, Hongjiu</creator><creator>Lai, Pui-To</creator><creator>Tang, Wing Man</creator><general>IOP Publishing</general><scope>NPM</scope><scope>7X8</scope><orcidid>https://orcid.org/0000-0001-6959-7034</orcidid><orcidid>https://orcid.org/0000-0003-2147-9244</orcidid></search><sort><creationdate>20190823</creationdate><title>Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors</title><author>Zou, Xiao ; Xu, Jingping ; Liu, Lu ; Wang, Hongjiu ; Lai, Pui-To ; Tang, Wing Man</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i282t-43c48854f1fe44894258cd0479bfbf2495eb2821240b0c4759809370845bbac43</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>interface properties</topic><topic>mica dielectric</topic><topic>mobility</topic><topic>multilayer MoS</topic><topic>top-gated transistors</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Zou, Xiao</creatorcontrib><creatorcontrib>Xu, Jingping</creatorcontrib><creatorcontrib>Liu, Lu</creatorcontrib><creatorcontrib>Wang, Hongjiu</creatorcontrib><creatorcontrib>Lai, Pui-To</creatorcontrib><creatorcontrib>Tang, Wing Man</creatorcontrib><collection>PubMed</collection><collection>MEDLINE - Academic</collection><jtitle>Nanotechnology</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Zou, Xiao</au><au>Xu, Jingping</au><au>Liu, Lu</au><au>Wang, Hongjiu</au><au>Lai, Pui-To</au><au>Tang, Wing Man</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors</atitle><jtitle>Nanotechnology</jtitle><stitle>NANO</stitle><addtitle>Nanotechnology</addtitle><date>2019-08-23</date><risdate>2019</risdate><volume>30</volume><issue>34</issue><spage>345204</spage><epage>345204</epage><pages>345204-345204</pages><issn>0957-4484</issn><eissn>1361-6528</eissn><coden>NNOTER</coden><abstract>For top-gated MoS2 field-effect transistors, damaging the MoS2 surface to the MoS2 channel are inevitable due to chemical bonding and/or high-energy metal atoms during the vacuum deposition of gate dielectric, thus leading to degradations of field-effect mobility ( FE) and subthreshold swing (SS). A top-gated MoS2 transistor is fabricated by directly transferring a 9 nm mica flake (as gate dielectric) onto the MoS2 surface without any chemical bonding, and exhibits excellent electrical properties with an on-off ratio of ∼108, a low threshold voltage of ∼0.2 V, a record FE of 134 cm2 V−1 s−1, a small SS of 72 mV dec−1 and a low interface-state density of 8.8 × 1011 cm−2 eV−1, without relying on electrode-contact engineered and/or phase-engineered MoS2. Although the equivalent oxide thickness of the mica dielectric is in the sub-5 nm regime, enhanced stability characterized by normalized threshold voltage shift (1.2 × 10−2 V MV−1 cm−1) has also been demonstrated for the transistor after a gate-bias stressing at 4.4 MV cm−1 for 103 s. All these improvements should be ascribed to a damage-free MoS2 channel achieved by a dry transfer of gate dielectric and a clean and smooth surface of the mica flake, which greatly decreases the charged-impurity and interface-roughness scatterings. The proposed transistor with low threshold voltage and high stability is highly desirable for low-power electronic applications.</abstract><cop>England</cop><pub>IOP Publishing</pub><pmid>31067521</pmid><doi>10.1088/1361-6528/ab1ff3</doi><tpages>8</tpages><orcidid>https://orcid.org/0000-0001-6959-7034</orcidid><orcidid>https://orcid.org/0000-0003-2147-9244</orcidid></addata></record>
fulltext fulltext
identifier ISSN: 0957-4484
ispartof Nanotechnology, 2019-08, Vol.30 (34), p.345204-345204
issn 0957-4484
1361-6528
language eng
recordid cdi_proquest_miscellaneous_2231947713
source HEAL-Link subscriptions: Institute of Physics (IOP) Journals; Institute of Physics Journals
subjects interface properties
mica dielectric
mobility
multilayer MoS
top-gated transistors
title Damage-free mica/MoS2 interface for high-performance multilayer MoS2 field-effect transistors
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-12T03%3A24%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_iop_j&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Damage-free%20mica/MoS2%20interface%20for%20high-performance%20multilayer%20MoS2%20field-effect%20transistors&rft.jtitle=Nanotechnology&rft.au=Zou,%20Xiao&rft.date=2019-08-23&rft.volume=30&rft.issue=34&rft.spage=345204&rft.epage=345204&rft.pages=345204-345204&rft.issn=0957-4484&rft.eissn=1361-6528&rft.coden=NNOTER&rft_id=info:doi/10.1088/1361-6528/ab1ff3&rft_dat=%3Cproquest_iop_j%3E2231947713%3C/proquest_iop_j%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2231947713&rft_id=info:pmid/31067521&rfr_iscdi=true