Single and compact ESD device Beta-Matrix solution based on bidirectional SCR Network in advanced 28/32 nm technology node
•We develop a Beta-Matrix concept which merges six silicon controlled rectifier (SCR) in a same structure and using one single triggering gate N (GN) for a high integration and high flexibility in IO frame.•This study is carried on 3 dimensional TCAD simulations and on transmission line pulse (TLP)...
Gespeichert in:
Veröffentlicht in: | Solid-state electronics 2013-09, Vol.87, p.34-42 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | •We develop a Beta-Matrix concept which merges six silicon controlled rectifier (SCR) in a same structure and using one single triggering gate N (GN) for a high integration and high flexibility in IO frame.•This study is carried on 3 dimensional TCAD simulations and on transmission line pulse (TLP) and very fast-TLP measurements.
Advanced CMOS technologies, like CMOS32nm high K metal gate, become more and more sensitive to electrostatic discharge (ESD) phenomenon particularly because of their low overvoltage robustness. In this context, we develop a Beta-Matrix concept [1] which merges six silicon controlled rectifier (SCR) in a same structure and having one single triggering gate N (GN) for a high integration and high flexibility in IO frame. This device is the center of a new protection strategy which combined both local and global protection approach [1]. Also, a specific trigger circuit has been developed to turn-on Beta-Matrix whatever stressed pins during an ESD event and to keep it off when IC is in normal operation mode and is presented in [2]. Both, Beta-Matrix and trigger circuit, make a robust and very efficient ESD network which allows removing all IO placement constraint and power IO [3]. Also, this study is a synthesis of both previous work and a development of new Beta-Matrix topology to improve the device behavior, particularly by improving the uniformity of activation and decreasing triggering voltage of the structure. This work presents results of 3 dimensional TCAD simulations and measurements of transmission line pulse (TLP) and very fast-TLP. |
---|---|
ISSN: | 0038-1101 1879-2405 |
DOI: | 10.1016/j.sse.2013.04.033 |