Low-power low-area network-on-chip architecture using adaptive electronic link buffers

In the deep sub-micron regime, the performance of network-on-chip (NoC) architectures, is bound by the limited power and area budget. Proposed is a low-power low-area NoC architecture using a novel power-efficient control circuit that enables repeaters along the interrouter links to function as adap...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Electronics letters 2008-04, Vol.44 (8), p.1-1
Hauptverfasser: Sarathy, A, Kodi, A K, Louri, A
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In the deep sub-micron regime, the performance of network-on-chip (NoC) architectures, is bound by the limited power and area budget. Proposed is a low-power low-area NoC architecture using a novel power-efficient control circuit that enables repeaters along the interrouter links to function as adaptive link buffers, thereby reducing the number of buffers required in the router. Simulation results in the 90 nm technology show power savings of nearly 45% and area savings of 50% for the proposed technique.
ISSN:0013-5194
1350-911X