BTI and HCI first-order aging estimation for early use in standard cell technology mapping

•The aging degradation in the delay of a logic gate is estimated as an aging cost.•All logic delay arcs are considered to provide a more realistic estimative.•The transistor arrangement dependence is explored in the estimated aging cost.•The aging cost has potential use as input to standard cell tec...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Microelectronics and reliability 2013-09, Vol.53 (9-11), p.1360-1364
Hauptverfasser: Butzen, P.F., Dal Bem, V., Reis, A.I., Ribas, R.P.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:•The aging degradation in the delay of a logic gate is estimated as an aging cost.•All logic delay arcs are considered to provide a more realistic estimative.•The transistor arrangement dependence is explored in the estimated aging cost.•The aging cost has potential use as input to standard cell technology mapping.•The aging cost can also be used to estimate the final circuit degradation. The performance degradation in digital integrated circuit (IC) caused by BTI and HCI aging effects has increased significantly at each new technology node, as well as their importance in terms of circuit reliability throughout the entire circuit lifetime. This work proposes an aging design cost estimation method to be exploited in standard cell IC design flow. This method must be simple and fast, although not so accurate, to be suitable for the intense interactive process during the technology mapping in the logic synthesis phase. The proposed aging cost has been verified and validated through SPICE simulations carried out over a large number of CMOS gates.
ISSN:0026-2714
1872-941X
DOI:10.1016/j.microrel.2013.07.087