Split compensation for inverter-based two-stage amplifier

A split compensation for inverter-based self-biased two-stage amplifier is presented in this paper with detailed quantitative analysis. The conventional miller capacitor is split into two parts to accomplish frequency compensation. With the split compensation, the non-dominant poles and their corres...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Microelectronics 2013-08, Vol.44 (8), p.683-687
Hauptverfasser: Liao, Pengfei, Luo, Ping, Li, Hangbiao, Zhang, Bo
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A split compensation for inverter-based self-biased two-stage amplifier is presented in this paper with detailed quantitative analysis. The conventional miller capacitor is split into two parts to accomplish frequency compensation. With the split compensation, the non-dominant poles and their corresponding Q-values are independent on the parasitic parameter, moreover, this compensation together with inverter-based input stage and the self biased technique improves the performance such as DC gain, gain-bandwidth product, stability and sensitivity. The proposed amplifier has been implemented in a SMIC 0.13μm CMOS process and the chip area is 0.10×0.14mm2. It achieves 10.2-MHz gain-bandwidth product when driving a 20-pF capacitive load dissipating 97.2μW power at 1.2V supply, which shows an improvement in IFOMS and IFOML performance.
ISSN:1879-2391
0026-2692
1879-2391
DOI:10.1016/j.mejo.2013.04.012