A 10 Gb/s burst-mode clock and data recovery circuit

We introduce a gated oscillator based on XONR/XOR cells and illustrate its working process. A halfrate BM-CDR circuit based on the proposed oscillator is designed, and the design is implemented in SMIC 0.13 mu m CMOS technology occupying an area of 675 x 25 mu m super(2). The measured results show t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Journal of semiconductors 2012-07, Vol.33 (7), p.75011-1-5
Hauptverfasser: Gu, Gaowei, Zhu, En, Lin, Ye, Liu, Wensong
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We introduce a gated oscillator based on XONR/XOR cells and illustrate its working process. A halfrate BM-CDR circuit based on the proposed oscillator is designed, and the design is implemented in SMIC 0.13 mu m CMOS technology occupying an area of 675 x 25 mu m super(2). The measured results show that this circuit can recover clock and data from each 10 Gbit/s burst-mode data packet within 5 bits, and the recovered data pass eye-mask test defined in IEEE standard 802.3av.
ISSN:1674-4926
DOI:10.1088/1674-4926/33/7/075011