Dual Nanowire Silicon MOSFET With Silicon Bridge and TaN Gate

This paper demonstrates a high performance silicon nanowire MOSFET built on silicon-on-insulator (SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on nanotechnology 2008-11, Vol.7 (6), p.795-799
Hauptverfasser: Theng, A.L., Goh, W.L., Lo, G.Q., Chan, L., Ng, C.M.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper demonstrates a high performance silicon nanowire MOSFET built on silicon-on-insulator (SOI) platform. Stress-limiting oxidation technique was exploited for dual nanowire channel formation. To further improve the performance of the device, TaN metal gate is used instead of the conventional polysilicon gate. The thin silicon bridge between the two nanowires provides a small boost in the drive current, without degrading the short channel performance. The novel structures are able to achieve excellent electrical performances, high drive current of 927 muA/mum for p-channel and 554 muA/mum for n-channel, near ideal subthreshold slope (SS), and low drain-induced barrier lowering (DIBL).
ISSN:1536-125X
1941-0085
DOI:10.1109/TNANO.2008.917845