TD-SCDMA/HSDPA Transceiver and Analog Baseband Chipset in 0.18- [Formula Omitted] CMOS Process

A dual-band time-division synchronous code-division multiple access chipset supporting 2.8-Mb/s high-speed downlink packet access has been demonstrated in 0.18-[Formula Omitted] CMOS technology. The receiver adjacent channel selectivity requirement for the transceiver is relaxed by utilizing a high-...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on circuits and systems. II, Express briefs Express briefs, 2010-02, Vol.57 (2), p.90
Hauptverfasser: Li, Zhenbiao, Li, Ming, Zhao, Dong, Ma, Dequn, Ni, Wenhai, Ouyang, Zhongming
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A dual-band time-division synchronous code-division multiple access chipset supporting 2.8-Mb/s high-speed downlink packet access has been demonstrated in 0.18-[Formula Omitted] CMOS technology. The receiver adjacent channel selectivity requirement for the transceiver is relaxed by utilizing a high-dynamic-range analog-to-digital converter that allows selectivity improvement in analog baseband and digital baseband. The RX chain achieves 2.8-dB noise figure, [Formula Omitted]9.4-dBm total third-order input-referred intercepted point, and 5.7% error vector magnitude (EVM). TX delivers 5.0-dBm power, 88-dB gain control, and 4.5% EVM. The TX digital communication system band noise floor is 3 dB below the standard without using a surface acoustic wave filter. Both RX and TX from-idle-to-on switching times are less than 4 [Formula Omitted]. Two chips consume 274 and 164 mW on transmitting and receiving, respectively, under a 1.8-V power supply.
ISSN:1549-7747
1558-3791
DOI:10.1109/TCSII.2010.2040301