Package to board interconnection shear strength (PBISS): effect of surface finish, PWB build-up layer and chip scale package structure

The quality of the interconnection in a fine pitch, area array chip scale package (CSP) is evaluated at the system level using a new test method, the package to board interconnection shear strength (PBISS) technique. The influence of printed wiring board (PWB) sample finish, build-up layer and packa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on components and packaging technologies 2004-03, Vol.27 (1), p.182-190
Hauptverfasser: Canumalla, S., Hee-Dong Yang, Viswanadham, P., Reinikainen, T.O.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The quality of the interconnection in a fine pitch, area array chip scale package (CSP) is evaluated at the system level using a new test method, the package to board interconnection shear strength (PBISS) technique. The influence of printed wiring board (PWB) sample finish, build-up layer and package structure are quantified after surface mount assembly. Clear differences were evident in the shear strength and fracture location data indicating that the PBISS method is sensitive to the presence of black pad, weak build-up layer and package stiffness. The PBISS value of the CSPs with OSP/RCC-FR4 pad/build-up layer combination were measured to be 37 /spl plusmn/ 6 MPa and 38 /spl plusmn/ 2 MPa for the two different structures investigated. The PBISS method is demonstrated to be a viable candidate technique to quantify interconnection quality at the system level due to issues such as black pad, etc. and this method can help identify weaknesses in the interconnection chain for effective assessment of supplier or product quality.
ISSN:1521-3331
1557-9972
DOI:10.1109/TCAPT.2004.825785