Impact of Applied Voltage on Threshold Voltage Instability in Active Load Thin-Film a-IGZO Inverters

This work presents an analysis and modeling of the electrical stress effects caused by different voltages on a logic inverter device circuit based on thin-film transistor (TFT) technology. The study includes the characterization of single indium-gallium-zinc oxide (IGZO) TFTs and inverters with an a...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2023-08, Vol.70 (8), p.1-5
Hauptverfasser: Garcia, Rodolfo, Rodriguez-Lopez, Ovidio, Rocha-Flores, Pedro E., Mejia, Israel, Hernandez-Como, Norberto, Voit, Walter E., Gutierrez-Heredia, Gerardo
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This work presents an analysis and modeling of the electrical stress effects caused by different voltages on a logic inverter device circuit based on thin-film transistor (TFT) technology. The study includes the characterization of single indium-gallium-zinc oxide (IGZO) TFTs and inverters with an active load configuration to investigate the behavior of their threshold voltage ( \textit{V}_{\text{TH}}\text{)} under various bias voltages. Additionally, an analytical model is used to quantify the impact of electrical stress on the trapping parameters of the dielectric-semiconductor interface. The model demonstrates that the charged trapped concentration increases exponentially with the applied voltage bias, resulting in a significant initial shift in \textit{V}_{\text{TH}} . Importantly, this analytical model allows the assessment of the electrical stress effect on TFT-based circuits. The findings can inform the determination of a maximum applied voltage bias based on the desired threshold voltage. Furthermore, the model facilitates the estimation of circuit reliability and lifetime by considering the polarization time under different applied voltage bias conditions.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2023.3288074