First Experimental Demonstration of 3D-Stacked 2T0C DRAM Cells Based on Indium Tin Oxide Channel

In this letter, we provide the first experimental demonstration of 3D-stacked 2T0C DRAM cells based on indium tin oxide (ITO) FETs. The 3D sequential integration process steps cause negligible performance degradation to the bottom ITO FET including on-current, on/off ratio, subthreshold slope, and m...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2024-10, Vol.45 (10), p.1764-1767
Hauptverfasser: Gu, Chengru, Hu, Qianlan, Zhu, Shenwu, Li, Qijun, Zeng, Min, Kang, Jiyang, Tong, Anyu, Wu, Yanqing
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this letter, we provide the first experimental demonstration of 3D-stacked 2T0C DRAM cells based on indium tin oxide (ITO) FETs. The 3D sequential integration process steps cause negligible performance degradation to the bottom ITO FET including on-current, on/off ratio, subthreshold slope, and mobility, exhibiting excellent stability during the fabrication process of the top FET. Both layers of FETs show very small threshold voltage V th shift under positive bias stress measurement for 3,000 s, where the negative shift of V th is only about 0.045 V and 0.08 V for the 1 st and 2 nd layer FETs, respectively. The 3D-stacked 2T0C DRAM cell consisting of two ITO FETs shows excellent data retention time of 1,360 s and endurance over 10 11 , rivaling the counterparts based on planar structures. These results indicate the great potential of the 3D-stacked 2T0C DRAM cells for future 3D DRAM applications.
ISSN:0741-3106
1558-0563
DOI:10.1109/LED.2024.3443512