Adopting a low hardware redesigned architectural design for educational environment by using DFE-based 5G communication

Abstract In this paper, we adopt a proposal to reduce the complexity and increase the throughput in time domain using 5G. This is achieved by speeding up the conventional architecture in advance. Using this method, the number of coefficients of feedback filter is reduced, thus decreasing the hardwar...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:International journal of electrical engineering & education 2024-04, Vol.61 (2), p.115-123
Hauptverfasser: Kareemullah, H, Jose, Deepa, Nirmal Kumar, P, Radha, S
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Abstract In this paper, we adopt a proposal to reduce the complexity and increase the throughput in time domain using 5G. This is achieved by speeding up the conventional architecture in advance. Using this method, the number of coefficients of feedback filter is reduced, thus decreasing the hardware complexity. The convergence strategy and steady state error performance are also increased without any additional hardware requirements. This is based on storing the past values of decision maker in a separate look up table and updating it time to time using parallel error multiplexer. Using this method, the results are very efficient by decreasing the power, area and logic utilization of the new architecture. If we include this concept as a hands-on experience, students can learn and also optimize the architecture easily.
ISSN:0020-7209
2050-4578
DOI:10.1177/0020720919833040