Monolithic 3-D Integration of Counteractive Coupling IGZO/CNT Hybrid 2T0C DRAM and Analog RRAM-Based Computing-In-Memory

Computing-in-memory (CIM) based on analog resistive random access memory (RRAM) emerges as an energy-efficient technology for edge artificial intelligence (AI), where a large amount of ON-chip data buffer is needed to implement complex neural networks. In this work, we report a novel InGaZnOx (IGZO)...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2024-05, Vol.71 (5), p.3336-3342
Hauptverfasser: Su, Yanbo, Shi, Mingcheng, Tang, Jianshi, Li, Yijun, Du, Yiwei, An, Ran, Li, Jiaming, Li, Yuankun, Yao, Jian, Hu, Ruofei, He, Yuan, Xi, Yue, Li, Qingwen, Qiu, Song, Zhang, Qingtian, Pan, Liyang, Gao, Bin, Qian, He, Wu, Huaqiang
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Computing-in-memory (CIM) based on analog resistive random access memory (RRAM) emerges as an energy-efficient technology for edge artificial intelligence (AI), where a large amount of ON-chip data buffer is needed to implement complex neural networks. In this work, we report a novel InGaZnOx (IGZO)/carbon nanotube (CNT) hybrid-polarity 2T0C DRAM as a backend-of-the-line (BEOL) compatible buffer, which is a monolithic 3-D (M3D) integrated with HfO2-based analog RRAM array and Si CMOS logic to demonstrate a M3D-BRIC chip. The structural integrity and proper function of each layer are systematically verified. In particular, by incorporating n-type ultralow leakage IGZO field-effect transistor (FET) for write transistor and p-type high-current CNT-FET for read, this unique hybrid-polarity 2T0C design achieves a decent retention and desirably large read currents. It also helps enhance the effective sensing window and, more importantly, resolve the charge injection issue via counteractive coupling. To demonstrate the computational advantage of M3D-BRIC architecture, a typical high-resolution (Hi-Res) video processing task is further implemented using the YOLOv3 network for object detection. The benchmark shows that the M3D-BRIC chip with BEOL 2T0C DRAM could achieve a 48.25\times higher processing capability compared to its 2-D counterpart.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2024.3372937