SoIC_H Technology for Heterogeneous System Integration

A System on Integrated Chip_Horizontal (SoIC_H) technology for heterogeneous system integration in high-performance computing (HPC) is proposed. Compute logic chiplets and memory cubes are tightly integrated on a Si interposer via ultrafine pitch SoIC bond to provide low parasitic and high density i...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2022-12, Vol.69 (12), p.7167-7172
Hauptverfasser: Yu, Douglas C. H., Wang, Chuei-Tang, Lin, Chia-Chia, Lu, Chih-Hsin, Wu, Gene, Huang, Chien-Yuan, Chen, Wei-Ting, Ku, Terry, Yee, Kuo-Chung, Tsai, Chung-Hao
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A System on Integrated Chip_Horizontal (SoIC_H) technology for heterogeneous system integration in high-performance computing (HPC) is proposed. Compute logic chiplets and memory cubes are tightly integrated on a Si interposer via ultrafine pitch SoIC bond to provide low parasitic and high density in input/output (I/O) interconnects. To demonstrate the advantages of SoIC_H technology over [Formula Omitted] bump in HPC applications, the electrical performance of a face-to-face (F2F), 3-[Formula Omitted] pitch ([Formula Omitted]mP), and low-temperature (LT) SoIC bonding on a silicon interposer was conducted and compared with the ones using [Formula Omitted]bump. Through system technology co-optimization (STCO), the proposed SoIC_H technology at the bond pitch of [Formula Omitted] improves energy per bit and latency for die-to-die I/O link and on-chip fan-in/fan-out design through the simulation. For memory cube integration, if [Formula Omitted]bumps between stacked dies are replaced by SoIC bonds, lower latency, higher bandwidth, and lower energy per bit for 4-Hi static random access memory (SRAM) cache and 12-Hi high bandwidth memory (HBM) are obtained. Moreover, the proposed structure provides significant thermal resistance improvements along the thermal conduction path of logic and memory cubes attached to the Si interposer. With much improved electrical and thermal performance, the SoIC_H technology enables energy-efficient heterogeneous system integration and applications.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2022.3205144