Design of Multihop Communication Systems Under Hardware Manufacturing Defects and Self Interference

Most studies on multi-hop communication systems are actually based on the assumption that hardware parts are built with high quality transmit/receive radio frequency chains. In practice, low cost hardware components are employed, which are prone to hardware manufacturing defects. This paper focuses...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE access 2022, Vol.10, p.74572-74589
Hauptverfasser: Alraddady, Fahad, Aldosari, Fahd, Faragallah, Osama S., El-Mashed, Mohamed G.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Most studies on multi-hop communication systems are actually based on the assumption that hardware parts are built with high quality transmit/receive radio frequency chains. In practice, low cost hardware components are employed, which are prone to hardware manufacturing defects. This paper focuses on the design of the transmitter, relay stations (RSs) and receiver for multi-hop communication systems under hardware defects. This paper analyzes the hardware defects and their impacts on the multi-hop communication system performance. In addition, the impact of self-interference at the RSs is considered. The effect of hardware defects is modeled using distortion noises. A closed-form expression for the signal to noise and distortion ratios (SNDRs) is mathematically derived, and then the performance metrics (i.e., SNDR, outage probability (OP) and ergodic capacity) are calculated, accounting for hardware defects. In addition, exact form expression of the average bit error probability is derived. To facilitate comparison, performance metrics of the proposed multi-hop relaying system and ideal system are illustrated. We also propose a linear minimum mean square error (LMMSE) and self-interference cancellation technique to mitigate the hardware defects. The results reveal that hardware defects can degrade the system performance. In addition, SNDR ceiling is inversely proportional to the summation of the square of hardware defect level. Also, the proposed mitigation technique can enhance the system performance.
ISSN:2169-3536
2169-3536
DOI:10.1109/ACCESS.2022.3189989