Device Design Guidelines of 3-nm Node Complementary FET (CFET) in Perspective of Electrothermal Characteristics
For the first time, device design guidelines for a 3-nm node complementary field-effect transistor (CFET), which vertically stacks n-type and p-type nanosheet MOSFETs with a shared gate, are investigated using calibrated 3-D technology computer-aided design (TCAD). Here, the optimal device dimension...
Gespeichert in:
Veröffentlicht in: | IEEE access 2022, Vol.10, p.41112-41118 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | For the first time, device design guidelines for a 3-nm node complementary field-effect transistor (CFET), which vertically stacks n-type and p-type nanosheet MOSFETs with a shared gate, are investigated using calibrated 3-D technology computer-aided design (TCAD). Here, the optimal device dimensions of the CFETs for better inverter performance and thermal characteristics are studied. The electrothermal performance are investigated for various vertical dimension parameters of CFET, such as the number of stacked channels, vertical distance between nanosheet channels (D nsh ), distance of n/pMOS separation (D n/p ), and channel thicknesses (T nsh ). The results show that, unlike conventional CMOS, the reduction of D nsh and D n/p of CFET can effectively improve inverter performance without severe thermal degradation, although other dimensional parameters trigger a severe trade-off between different electrothermal parameters. The reduction of D nsh and D n/p decreases C eff with a lower metal via the height and gate fringing effect. However, the reduction in D nsh and D n/p does not change R eff ; therefore, both the operation frequency ( f ) and power-product delay (PDP) can be improved. In the case of thermal characteristics, the reduction of D nsh and D n/p slightly increases both T max and R th because of thermal coupling but is negligible. Therefore, the reduction of D nsh and D n/p will be a key technique for the development of sub-3-nm CFET. |
---|---|
ISSN: | 2169-3536 2169-3536 |
DOI: | 10.1109/ACCESS.2022.3166934 |