Capacitor-Based Synaptic Devices for Hardware Spiking Neural Networks

In this work, we present a hardware neural network with capacitor-based synaptic devices. A capacitor-based synaptic device was developed using a MOS capacitor structure with a charge trapping layer. Due to the flat band voltage shift by charge trapping and its non-linear {C} - {V} characteristics...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2022-04, Vol.43 (4), p.549-552
Hauptverfasser: Hwang, Sungmin, Yu, Junsu, Lee, Geun Ho, Song, Min Suk, Chang, Jeesoo, Min, Kyung Kyu, Jang, Taejin, Lee, Jong-Ho, Park, Byung-Gook, Kim, Hyungjin
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this work, we present a hardware neural network with capacitor-based synaptic devices. A capacitor-based synaptic device was developed using a MOS capacitor structure with a charge trapping layer. Due to the flat band voltage shift by charge trapping and its non-linear {C} - {V} characteristics, multilevel weight values could be implemented by the charge occurring when charging and discharging the capacitor. The vector-matrix multiplication (VMM) function was also experimentally verified using a fabricated synapse array based on NAND flash structure.
ISSN:0741-3106
1558-0563
DOI:10.1109/LED.2022.3149029