Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets

•A new statistical model for reliability estimation of FPGA-based designs.•Reliability estimation by taking both SBUs and MCUs into account.•Validating the proposed model using a fault simulation procedure.•Assessing the accuracy of the model using 95% confidence interval.•Demonstrating the importan...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Reliability engineering & system safety 2020-10, Vol.202, p.107036, Article 107036
Hauptverfasser: Ramezani, Reza, Clemente, Juan Antonio, Franco, Francisco J.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page 107036
container_title Reliability engineering & system safety
container_volume 202
creator Ramezani, Reza
Clemente, Juan Antonio
Franco, Francisco J.
description •A new statistical model for reliability estimation of FPGA-based designs.•Reliability estimation by taking both SBUs and MCUs into account.•Validating the proposed model using a fault simulation procedure.•Assessing the accuracy of the model using 95% confidence interval.•Demonstrating the importance of considering MCUs in the reliability estimation. This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k ≥ 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.
doi_str_mv 10.1016/j.ress.2020.107036
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2505721462</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><els_id>S0951832020305378</els_id><sourcerecordid>2505721462</sourcerecordid><originalsourceid>FETCH-LOGICAL-c372t-7840e956bf7a7d88ed2a13e75ed39a5157dfe1dc85db898f065abcd684785c043</originalsourceid><addsrcrecordid>eNp9kE9LAzEUxIMoWKtfwFPA89Yku9lkwUsRrYKi-OccssnbmpLu1rxU6Ld3Sz17ejDMDG9-hFxyNuOM19erWQLEmWBiLyhW1kdkwrVqCqbL-phMWCN5oUvBTskZ4ooxVjVSTcjXvLdxl4OzkSaIwbYhhryjgDmsbQ5DT4eOvr_Nn4vWInh6_7qYUw8Ylj1Su7Shx0wx9MsIRRsytb2n623MYTMKDmKk2w1CxnNy0tmIcPF3p-Tz_u7j9qF4elk83s6fClcqkQulKwaNrNtOWeW1Bi8sL0FJ8GVjJZfKd8C909K3utEdq6Vtna91pbR0rCqn5OrQu0nD93acYVbDNo0j0QjJpBK8qsXoEgeXSwNigs5s0rg37QxnZk_UrMyeqNkTNQeiY-jmEILx_58AyaAL0DvwIYHLxg_hv_gvJX1_1Q</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2505721462</pqid></control><display><type>article</type><title>Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets</title><source>Elsevier ScienceDirect Journals</source><creator>Ramezani, Reza ; Clemente, Juan Antonio ; Franco, Francisco J.</creator><creatorcontrib>Ramezani, Reza ; Clemente, Juan Antonio ; Franco, Francisco J.</creatorcontrib><description>•A new statistical model for reliability estimation of FPGA-based designs.•Reliability estimation by taking both SBUs and MCUs into account.•Validating the proposed model using a fault simulation procedure.•Assessing the accuracy of the model using 95% confidence interval.•Demonstrating the importance of considering MCUs in the reliability estimation. This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k ≥ 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.</description><identifier>ISSN: 0951-8320</identifier><identifier>EISSN: 1879-0836</identifier><identifier>DOI: 10.1016/j.ress.2020.107036</identifier><language>eng</language><publisher>Barking: Elsevier Ltd</publisher><subject>Confidence intervals ; Field programmable gate arrays ; FPGA-based designs ; Hardware ; Hardware tasks ; Harsh environments ; Mathematical models ; Mean time to failure ; Miniaturization ; Model accuracy ; Multiple cell upsets ; Reliability analysis ; Reliability engineering ; Reliability model ; Soft errors ; Static random access memory ; Statistical analysis ; Statistical models</subject><ispartof>Reliability engineering &amp; system safety, 2020-10, Vol.202, p.107036, Article 107036</ispartof><rights>2020 Elsevier Ltd</rights><rights>Copyright Elsevier BV Oct 2020</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c372t-7840e956bf7a7d88ed2a13e75ed39a5157dfe1dc85db898f065abcd684785c043</citedby><cites>FETCH-LOGICAL-c372t-7840e956bf7a7d88ed2a13e75ed39a5157dfe1dc85db898f065abcd684785c043</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://www.sciencedirect.com/science/article/pii/S0951832020305378$$EHTML$$P50$$Gelsevier$$H</linktohtml><link.rule.ids>314,776,780,3536,27903,27904,65309</link.rule.ids></links><search><creatorcontrib>Ramezani, Reza</creatorcontrib><creatorcontrib>Clemente, Juan Antonio</creatorcontrib><creatorcontrib>Franco, Francisco J.</creatorcontrib><title>Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets</title><title>Reliability engineering &amp; system safety</title><description>•A new statistical model for reliability estimation of FPGA-based designs.•Reliability estimation by taking both SBUs and MCUs into account.•Validating the proposed model using a fault simulation procedure.•Assessing the accuracy of the model using 95% confidence interval.•Demonstrating the importance of considering MCUs in the reliability estimation. This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k ≥ 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.</description><subject>Confidence intervals</subject><subject>Field programmable gate arrays</subject><subject>FPGA-based designs</subject><subject>Hardware</subject><subject>Hardware tasks</subject><subject>Harsh environments</subject><subject>Mathematical models</subject><subject>Mean time to failure</subject><subject>Miniaturization</subject><subject>Model accuracy</subject><subject>Multiple cell upsets</subject><subject>Reliability analysis</subject><subject>Reliability engineering</subject><subject>Reliability model</subject><subject>Soft errors</subject><subject>Static random access memory</subject><subject>Statistical analysis</subject><subject>Statistical models</subject><issn>0951-8320</issn><issn>1879-0836</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2020</creationdate><recordtype>article</recordtype><recordid>eNp9kE9LAzEUxIMoWKtfwFPA89Yku9lkwUsRrYKi-OccssnbmpLu1rxU6Ld3Sz17ejDMDG9-hFxyNuOM19erWQLEmWBiLyhW1kdkwrVqCqbL-phMWCN5oUvBTskZ4ooxVjVSTcjXvLdxl4OzkSaIwbYhhryjgDmsbQ5DT4eOvr_Nn4vWInh6_7qYUw8Ylj1Su7Shx0wx9MsIRRsytb2n623MYTMKDmKk2w1CxnNy0tmIcPF3p-Tz_u7j9qF4elk83s6fClcqkQulKwaNrNtOWeW1Bi8sL0FJ8GVjJZfKd8C909K3utEdq6Vtna91pbR0rCqn5OrQu0nD93acYVbDNo0j0QjJpBK8qsXoEgeXSwNigs5s0rg37QxnZk_UrMyeqNkTNQeiY-jmEILx_58AyaAL0DvwIYHLxg_hv_gvJX1_1Q</recordid><startdate>202010</startdate><enddate>202010</enddate><creator>Ramezani, Reza</creator><creator>Clemente, Juan Antonio</creator><creator>Franco, Francisco J.</creator><general>Elsevier Ltd</general><general>Elsevier BV</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7ST</scope><scope>7TB</scope><scope>8FD</scope><scope>C1K</scope><scope>FR3</scope><scope>SOI</scope></search><sort><creationdate>202010</creationdate><title>Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets</title><author>Ramezani, Reza ; Clemente, Juan Antonio ; Franco, Francisco J.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c372t-7840e956bf7a7d88ed2a13e75ed39a5157dfe1dc85db898f065abcd684785c043</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2020</creationdate><topic>Confidence intervals</topic><topic>Field programmable gate arrays</topic><topic>FPGA-based designs</topic><topic>Hardware</topic><topic>Hardware tasks</topic><topic>Harsh environments</topic><topic>Mathematical models</topic><topic>Mean time to failure</topic><topic>Miniaturization</topic><topic>Model accuracy</topic><topic>Multiple cell upsets</topic><topic>Reliability analysis</topic><topic>Reliability engineering</topic><topic>Reliability model</topic><topic>Soft errors</topic><topic>Static random access memory</topic><topic>Statistical analysis</topic><topic>Statistical models</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Ramezani, Reza</creatorcontrib><creatorcontrib>Clemente, Juan Antonio</creatorcontrib><creatorcontrib>Franco, Francisco J.</creatorcontrib><collection>CrossRef</collection><collection>Environment Abstracts</collection><collection>Mechanical &amp; Transportation Engineering Abstracts</collection><collection>Technology Research Database</collection><collection>Environmental Sciences and Pollution Management</collection><collection>Engineering Research Database</collection><collection>Environment Abstracts</collection><jtitle>Reliability engineering &amp; system safety</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Ramezani, Reza</au><au>Clemente, Juan Antonio</au><au>Franco, Francisco J.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets</atitle><jtitle>Reliability engineering &amp; system safety</jtitle><date>2020-10</date><risdate>2020</risdate><volume>202</volume><spage>107036</spage><pages>107036-</pages><artnum>107036</artnum><issn>0951-8320</issn><eissn>1879-0836</eissn><abstract>•A new statistical model for reliability estimation of FPGA-based designs.•Reliability estimation by taking both SBUs and MCUs into account.•Validating the proposed model using a fault simulation procedure.•Assessing the accuracy of the model using 95% confidence interval.•Demonstrating the importance of considering MCUs in the reliability estimation. This paper addresses the problem of hardware tasks reliability estimation in harsh environments. A novel statistical model is presented to estimate the reliability, the mean time to failure, and the number of errors of hardware tasks running on static random-access memory (SRAM)-based partially run-time reconfigurable field programmable gate arrays (FPGAs) in harsh environments by taking both single-bit upsets and multiple-cell upsets into account. The model requires some features of the hardware tasks, including their computation time, size, the percent of critical bits, and the soft error rates of k-bit events (k ≥ 1) of the environment for the reliability estimation. Such an early estimation helps the developers to assess the reliability of their designs at earlier stages and leads to reduce the development cost. The proposed model has been evaluated by conducting several experiments on actual hardware tasks over different environmental soft error rates. The obtained results, endorsed by the 95% confidence interval, reveal the high accuracy of the proposed model. When comparing this approach with a reliability model (developed by the authors in a previous work) that does not consider the occurrence of multiple-cell upsets, an overestimation of the mean time to failure of 2.88X is observable in the latter. This points to the importance of taking into account multiple events, especially in modern technologies where the miniaturization is high.</abstract><cop>Barking</cop><pub>Elsevier Ltd</pub><doi>10.1016/j.ress.2020.107036</doi><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 0951-8320
ispartof Reliability engineering & system safety, 2020-10, Vol.202, p.107036, Article 107036
issn 0951-8320
1879-0836
language eng
recordid cdi_proquest_journals_2505721462
source Elsevier ScienceDirect Journals
subjects Confidence intervals
Field programmable gate arrays
FPGA-based designs
Hardware
Hardware tasks
Harsh environments
Mathematical models
Mean time to failure
Miniaturization
Model accuracy
Multiple cell upsets
Reliability analysis
Reliability engineering
Reliability model
Soft errors
Static random access memory
Statistical analysis
Statistical models
title Analytical reliability estimation of SRAM-based FPGA designs against single-bit and multiple-cell upsets
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T18%3A44%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Analytical%20reliability%20estimation%20of%20SRAM-based%20FPGA%20designs%20against%20single-bit%20and%20multiple-cell%20upsets&rft.jtitle=Reliability%20engineering%20&%20system%20safety&rft.au=Ramezani,%20Reza&rft.date=2020-10&rft.volume=202&rft.spage=107036&rft.pages=107036-&rft.artnum=107036&rft.issn=0951-8320&rft.eissn=1879-0836&rft_id=info:doi/10.1016/j.ress.2020.107036&rft_dat=%3Cproquest_cross%3E2505721462%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2505721462&rft_id=info:pmid/&rft_els_id=S0951832020305378&rfr_iscdi=true