A 16-Gb, 18-Gb/s/pin GDDR6 DRAM With Per-Bit Trainable Single-Ended DFE and PLL-Less Clocking

The graphic DRAM standard GDDR6 is developed to overcome the limitation of previous standards GDDR5/5X for achieving high-speed operation. This paper introduces 16-Gb GDDR6 DRAM with a per-bit trainable single-ended decision feedback equalizer (DFE), a reference impedance (ZQ)-coded transmitter, and...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2019-01, Vol.54 (1), p.197-209
Hauptverfasser: Kim, Young-Ju, Kwon, Hye-Jung, Doo, Su-Yeon, Ahn, Minsu, Kim, Yong-Hun, Lee, Yong-Jae, Kang, Dong-Seok, Do, Sung-Geun, Lee, Chang-Yong, Cho, Gun-Hee, Park, Jae-Koo, Kim, Jae-Sung, Park, Kyungbae, Oh, Seunghoon, Lee, Sang-Yong, Yu, Ji-Hak, Yu, Kihun, Jeon, Chulhee, Kim, Sang-Sun, Park, Hyun-Soo, Lee, Jeong-Woo, Cho, Seung-Hyun, Park, Keon-Woo, Kim, Yongjun, Seo, Young-Hun, Shin, Chang-Ho, Lee, Chan-Yong, Bang, Sam-Young, Park, Younsik, Choi, Seouk-Kyu, Kim, Byung-Cheol, Han, Gong-Heum, Bae, Seung-Jun, Kwon, Hyuk-Jun, Choi, Jung-Hwan, Sohn, Young-Soo, Park, Kwang-Il, Jang, Seong-Jin, Jin, Gyoyoung
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The graphic DRAM standard GDDR6 is developed to overcome the limitation of previous standards GDDR5/5X for achieving high-speed operation. This paper introduces 16-Gb GDDR6 DRAM with a per-bit trainable single-ended decision feedback equalizer (DFE), a reference impedance (ZQ)-coded transmitter, and a phase-locked loop (PLL)-less clocking to overcome I/O speed limitation by the DRAM process. Furthermore, this paper optimizes clock- and power-domain crossings and adopts split-die architecture to improve signal integrity (SI). This GDDR6 operates 16 Gb/s/pin with 1.15 V and achieves 18 Gb/s/pin with 1.35 V in the DRAM process.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2018.2883395